NN30500A

http://www.semicon.panasonic.co.jp/en/

# 2-Channel 6A Synchronous DC-DC Step down Regulator with LDO Regulator

#### **FEATURES**

- 2-Channel high-speed response DC-DC Step Down Regulator circuit that employs Hysteretic Control System
- Hi-side 20 mΩ (Typ.) and Low-side 20 mΩ (Typ.)
   MOSFETs for High Efficiency at 6 A
- Skip (discontinuous) Mode for Light Load Efficiency
- Maximum Output Current : 6 A
- Input Voltage Range : PV<sub>IN1</sub>=PV<sub>IN2</sub> = 4.5 V to 24 V
- Output Voltage Range: 0.75 V to 5.5 V
- Optimized frequency for efficiency: 600 kHz
- Internal Soft Start for component reduction
- 2.5V (100mA) LDO built-in (PHY)
- Two external MOS control switch (CNT)
- Low Operating and Standby Quiescent Current
- PowerGood Indication for Output Over/Under voltage
- Built-in

Under Voltage Lockout (UVLO),
Thermal Shut Down (TSD),
Over/Under Voltage Detection (OVD/UVD),
Over Current Protection (OCP),

Short Circuit Protection (SCP)

 32 pin Plastic Quad Flat Non-leaded Package Heat Slug Down (QFN Type)

(Size: 4 mm X 5 mm X 0.8 mm, 0.5 mm pitch)

### **DESCRIPTION**

NN30500A is a 2-Channel synchronous DC-DC Step down Regulator comprising of a Controller IC and four power MOSFETs and employs the hysteretic control system.

By this system, when load current changes suddenly, it responds at high speed and minimizes the changes of output voltage.

It is possible to use capacitors with small capacitance and it is unnecessary to add external parts for system phase compensation, this IC realizes downsizing of set and reducing in the number of external parts.

Output voltage is adjustable by user.

Maximum current for DCDC1 and DCDC2 are 6 A.

#### **APPLICATIONS**

High Current Distributed Power Systems such as

- SSDs (Solid State Drives)
- PCs
- Servers
- Security Cameras
- Network TVs
- OA Equipment, etc.

#### TYPICAL APPLICATION

#### PVIN2 10ul 0.1uF BST1 BST2 DCDC2OUT DCDC10UT LX2 LX1 22uF 22uF VOUT1 VOUT2 NN30500A VFB1 VFB2 PGND1 PGND2 100k Ω TVREG VREG PGOOD<sup>4</sup> 4.7uF ∓ 100k Ω PGOOD2 100k $\Omega$ CNTIN -OControl for CNT1 ○Control for CNT2

#### Note:

The application circuit is an example. The operation of the mass production set is not guaranteed. Sufficient evaluation and verification is required in the design of the mass production set. The Customer is fully responsible for the incorporation of the above illustrated application circuit in the design of the equipment.

### **EFFICIENCY CURVE**



Condition:  $V_{IN} = 12 \text{ V}$   $C_{OUT} = 88 \text{ } \mu\text{F} \text{ } (22 \text{ } \mu\text{F} \text{ x 4})$  Frequency = 600 kHz  $L_{OUT} = 1.0 \text{ } \mu\text{H} \text{ } (V_{OUT} = 1.1 \text{ V & 1.8 V})$   $L_{OUT} = 2.2 \text{ } \mu\text{H} \text{ } (V_{OUT} = 3.3 \text{ V})$   $L_{OUT} = 3.3 \text{ } \mu\text{H} \text{ } (V_{OUT} = 5 \text{ V})$ 

Page 1 of 33

## NN30500A

## **CONTENTS**

| FEATURES                         | 1  |
|----------------------------------|----|
| DESCRIPTION                      | 1  |
| APPLICATIONS                     | 1  |
| TYPICAL APPLICATION              | 1  |
| TYPICAL CHARACTERISTICS          | 1  |
| CONTENTS                         | 2  |
| ORDERING INFORMATION             | 3  |
| ABSOLUTE MAXIMUM RATINGS         | 3  |
| POWER DISSIPATION RATING         | 4  |
| RECOMMENDED OPERATING CONDITIONS | 4  |
| ELECTRICAL CHARACTERISTICS       | 5  |
| PIN FUNCTIONS                    | 10 |
| PIN CONFIGURATION                | 10 |
| FUNCTIONAL BLOCK DIAGRAM         | 12 |
| OPERATION                        | 13 |
| TYPICAL CHARACTERISTICS CURVES   | 18 |
| APPLICATION INFORMATION          | 29 |
| PACKAGE INFORMATION              | 32 |
| IMPORTANT NOTICE                 | 33 |

NN30500A

#### ORDERING INFORMATION

| Order Number | Number Feature Package      |             | Packing Form  |
|--------------|-----------------------------|-------------|---------------|
| NN30500A-VB  | Maximum Output Current : 6A | 32 pin HQFN | Emboss taping |

#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                      | Symbol                                                                            | Rating                             | Unit | Note     |
|--------------------------------|-----------------------------------------------------------------------------------|------------------------------------|------|----------|
| Cumply voltage                 | V <sub>IN</sub>                                                                   | 30                                 | V    | *1       |
| Supply voltage                 | V <sub>PHYIN</sub>                                                                | 6.0                                | V    | *1       |
| Operating free-air temperature | T <sub>opr</sub>                                                                  | – 40 to + 85                       | °C   | *2       |
| Operating junction temperature | T <sub>j</sub>                                                                    | – 40 to + 150                      | °C   | *2       |
| Storage temperature            | T <sub>stg</sub>                                                                  | – 55 to + 150                      | °C   | *2       |
| Input Voltage Range            | $V_{OUT1}, V_{FB1}, V_{OUT2}, V_{FB2}$                                            | – 0.3 to (V <sub>REG</sub> + 0.3)  | V    | *1<br>*3 |
|                                | $V_{EN1}, V_{EN2}, V_{CNTIN}$                                                     | - 0.3 to 6.0                       | V    | *1       |
| Output Voltage Pange           | V <sub>PGOOD1</sub> , V <sub>PGOOD2</sub> , V <sub>CNT1</sub> , V <sub>CNT2</sub> | – 0.3 to (V <sub>REG</sub> + 0.3)  | V    | *1<br>*3 |
| Output Voltage Range           | $V_{LX1}, V_{LX2}$                                                                | – 0.3 to ( V <sub>IN</sub> + 0.3 ) | V    | *1<br>*4 |
| ESD                            | НВМ                                                                               | 2                                  | kV   | _        |

Note: Do not apply external currents and voltages to any pin not specifically mentioned.

This product may sustain permanent damage if subjected to conditions higher than the above stated absolute maximum rating. This rating is the maximum rating and device operating at this range is not guaranteed as it is higher than our stated recommended operating range. When subjected under the absolute maximum rating for a long time, the reliability of the product may be affected.  $V_{IN}$  is voltage for PVIN1 and PVIN2.  $V_{IN} = PV_{IN1} = PV_{IN2}$ .

Page 3 of 33

<sup>\*1 :</sup> The values under the condition not exceeding the above absolute maximum ratings and the power dissipation.

<sup>\*2 :</sup> Except for the power dissipation, operating ambient temperature, and storage temperature, all ratings are for  $T_a = 25$  °C.

<sup>\*3 :</sup>  $(V_{REG} + 0.3) V$  must not exceed 6 V.

<sup>\*4 : (</sup> $V_{IN}$  + 0.3) V must not exceed 30 V.

NN30500A

#### POWER DISSIPATION RATING

| Package                             | $\theta_{	ext{j-a}}$ | θ <sub>j-C</sub> | P <sub>D</sub><br>(Ta = 25 °C) | P <sub>D</sub><br>(Ta = 85 °C) | Note |
|-------------------------------------|----------------------|------------------|--------------------------------|--------------------------------|------|
| 32 pin Plastic Quad Flat Non-leaded | 48.8 °C /W           | 6.1 °C /W        | 2.561 W                        | 1.332 W                        | *1   |
| Package Heat Slug Down (QFN Type)   | 33.4 °C /W           | 4.3 °C /W        | 3.743 W                        | 1.946 W                        | *2   |

Note: For the actual usage, please refer to the P<sub>D</sub>-Ta characteristics diagram in the package specification, follow the power supply voltage, load and ambient temperature conditions to ensure that there is enough margin and the thermal design does not exceed the allowable value.

<sup>\*2:</sup>Glass Epoxy Substrate (4 Layers) [50 X 50 X 1.57 t (mm)] + Thermal vias



#### CAUTION

Although this IC has built-in ESD protection circuit, it may still sustain permanent damage if not handled properly. Therefore, proper ESD precautions are recommended to avoid electrostatic damage to the MOS gates.

#### RECOMMENDED OPERATING CONDITIONS

| Parameter            | Pin Name           | Min   | Тур | Max                    | Unit | Note |
|----------------------|--------------------|-------|-----|------------------------|------|------|
|                      | PV <sub>IN1</sub>  | 4.5   | 12  | 24                     | V    |      |
| Supply voltage range | PV <sub>IN2</sub>  | 4.5   | 12  | 24                     | V    | _    |
|                      | $V_{PHYIN}$        | 3.0   | 5.0 | 5.5                    | V    | _    |
|                      | V <sub>EN1</sub>   | - 0.3 | _   | 5.0                    | V    |      |
| Input Voltage Range  | $V_{EN2}$          | - 0.3 | _   | 5.0                    | V    | _    |
|                      | V <sub>CNTIN</sub> | - 0.3 | _   | 5.0                    | V    | _    |
|                      | $V_{PGOOD1}$       | - 0.3 | _   | V <sub>REG</sub> + 0.3 | V    | *1   |
|                      | $V_{PGOOD2}$       | - 0.3 | _   | V <sub>REG</sub> + 0.3 | V    | *1   |
| Output Voltage Range | V <sub>CNT1</sub>  | - 0.3 | _   | V <sub>REG</sub> + 0.3 | V    | *1   |
| Output Voltage Range | V <sub>CNT2</sub>  | - 0.3 | _   | V <sub>REG</sub> + 0.3 | V    | *1   |
|                      | $V_{LX1}$          | - 0.3 | _   | V <sub>IN</sub> + 0.3  | V    | *2   |
|                      | $V_{LX2}$          | - 0.3 | _   | V <sub>IN</sub> + 0.3  | V    | *2   |

Note: Voltage values, unless otherwise specified, are with respect to GND.

GND is voltage for AGND, PGND1 and PGND2. AGND = PGND1 = PGND2

 $V_{IN}$  is voltage for PVIN1 and PVIN2.  $V_{IN} = PV_{IN1} = PV_{IN2}$ .

Do not apply external currents or voltages to any pin not specifically mentioned.

\*1 :  $(V_{REG} + 0.3) V$  must not exceed 6 V.

\*2 : (V<sub>IN</sub> + 0.3) V must not exceed 30 V.

Page 4 of 33

<sup>\*1:</sup>Glass Epoxy Substrate (4 Layers) [50 X 50 X 0.8 t (mm)]

**Product Standards** 

# **Panasonic**

NN30500A

### **ELECTRICAL CHARACTERISTICS**

DCDC1 & DCDC2 :  $C_{OUT}$  = 22  $\mu$ F  $\times$  4,  $L_{OUT}$  = 1  $\mu$ H,  $V_{OUT}$  Setting = 1.1 V,  $V_{IN}$  = 12 V, Switching Frequency = 600 kHz,  $T_a$  = 25 °C  $\pm$  2 °C unless otherwise noted.

|    | Parameter                        |                       | Condition                                                                                                                                                                                                                                         |      | Limits |      | 11:0:4 | Nata |
|----|----------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|--------|------|
|    |                                  |                       | Symbol Condition                                                                                                                                                                                                                                  |      | Тур    | Max  | Unit   | Note |
| Cı | urrent Consumption               |                       |                                                                                                                                                                                                                                                   |      |        |      |        |      |
|    | Consumption current at active    | I <sub>OPR</sub>      | $\begin{aligned} & V_{\text{EN1}} = V_{\text{EN2}} = 1.8 \text{ V} \\ & I_{\text{OUT1}} = I_{\text{OUT2}} = 0 \text{ A} \\ & R_{\text{FB1}} = 15 \text{k}\Omega,  R_{\text{FB2}} = 18 \text{k}\Omega \\ & \text{DCDC No switching} \end{aligned}$ | _    | 1.20   | 2.40 | mA     | _    |
|    | Consumption current at standby   | I <sub>STB</sub>      | $V_{EN1} = V_{EN2} = 0 V$                                                                                                                                                                                                                         | _    | 6      | 12   | μA     | _    |
|    | Consumption current at standby   | I <sub>PHYINSTB</sub> | V <sub>PHYIN</sub> = 5V                                                                                                                                                                                                                           | _    | 1      | 5    | μΑ     |      |
| Lo | Logic Pin Characteristics        |                       |                                                                                                                                                                                                                                                   |      |        |      |        |      |
|    | EN1 pin Low-level input voltage  | V <sub>EN1L</sub>     | _                                                                                                                                                                                                                                                 | _    | _      | 0.3  | V      | _    |
|    | EN1 pin High-level input voltage | V <sub>EN1H</sub>     | _                                                                                                                                                                                                                                                 | 1.5  | _      | 5.0  | V      | _    |
|    | EN1 pin leak current             | I <sub>leakEN1</sub>  | V <sub>EN1</sub> = 5 V                                                                                                                                                                                                                            | _    | 6.25   | 12.5 | μA     | _    |
|    | EN2 pin Low-level input voltage  | V <sub>EN2L</sub>     | _                                                                                                                                                                                                                                                 | _    | _      | 0.3  | V      | _    |
|    | EN2 pin High-level input voltage | V <sub>EN2H</sub>     | _                                                                                                                                                                                                                                                 | 1.5  | _      | 5.0  | V      | _    |
|    | EN2 pin leak current             | I <sub>leakEN2</sub>  | V <sub>EN2</sub> = 5 V                                                                                                                                                                                                                            | _    | 6.25   | 12.5 | μA     | _    |
| VF | REG Characteristics              |                       |                                                                                                                                                                                                                                                   |      |        |      |        |      |
|    | Output voltage                   | $V_{REG}$             | I <sub>VREG</sub> = 10 mA                                                                                                                                                                                                                         | 5.30 | 5.50   | 5.70 | V      |      |
|    | Line regulation                  | V <sub>REGLINE</sub>  | $V_{REGLIN} = V_{REG} (V_{IN} = 12 V)$ $-V_{REG} (V_{IN} = 6 V)$ $I_{VREG} = 10 \text{ mA}$                                                                                                                                                       | _    | _      | 200  | mV     | _    |
|    | Drop out voltage                 | $V_{REGDO}$           | V <sub>IN</sub> = 4.5 V<br>I <sub>VREG</sub> = 10 mA                                                                                                                                                                                              | 4.11 | _      | _    | V      | _    |

NN30500A

## **ELECTRICAL CHARACTERISTICS (Continued)**

DCDC1 & DCDC2 :  $C_{OUT}$  = 22  $\mu$ F  $\times$  4,  $L_{OUT}$  = 1  $\mu$ H,  $V_{OUT}$  Setting = 1.1 V,  $V_{IN}$  = 12 V, Switching Frequency = 600 kHz,  $T_a$  = 25 °C  $\pm$  2 °C unless otherwise noted.

| Davamatav                    | Cumbal               | Condition                                                                                                       |            | l lmit | Note  |      |      |
|------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------|------------|--------|-------|------|------|
| Parameter                    | Symbol               | Symbol                                                                                                          |            | Тур    | Max   | Unit | Note |
| PHY LDO Characteristics      |                      |                                                                                                                 |            |        |       |      |      |
| PHYIN consumption current    | I <sub>PHYIN</sub>   | I <sub>PHY</sub> = 0 mA                                                                                         | _          | 43     | 86    | uA   | _    |
| Output voltage 1             | V <sub>PHY1</sub>    | $V_{PHYIN} = 5V$<br>$I_{PHY} = 10mA$                                                                            | 2.375      | 2.500  | 2.625 | V    | _    |
| Output voltage 1             | V <sub>PHY2</sub>    | $V_{PHYIN} = 5V$<br>$I_{PHY} = 100mA$                                                                           | 2.375      | 2.500  | 2.625 | V    | _    |
| Line regulation              | V <sub>PHYLINE</sub> | $V_{PHYLINE} = V_{PHY} (V_{PHYIN} = 5 \text{ V}) - V_{PHY} (V_{PHYIN} = 3 \text{ V})$ $I_{PHY} = 10 \text{ mA}$ | _          | _      | 50    | mV   | _    |
| VFB Characteristics          |                      |                                                                                                                 |            |        |       |      |      |
| VFB1 comparator threshold    | V <sub>FB1TH</sub>   | _                                                                                                               | 0.594      | 0.600  | 0.606 | V    | _    |
| VFB1 pin leak current 1      | I <sub>leakF11</sub> | V <sub>FB1</sub> = 0 V                                                                                          | <b>–</b> 1 | _      | 1     | μΑ   | _    |
| VFB1 pin leak current 2      | I <sub>leakF12</sub> | $V_{FB1} = 5 \text{ V},$<br>$V_{EN1} = V_{EN2} = 0 \text{ V}$                                                   | - 1        | _      | 1     | μA   | _    |
| VFB2 comparator threshold    | V <sub>FB2TH</sub>   | _                                                                                                               | 0.594      | 0.600  | 0.606 | V    | _    |
| VFB2 pin leak current 1      | I <sub>leakF21</sub> | V <sub>FB2</sub> = 0 V                                                                                          | <b>–</b> 1 | _      | 1     | μΑ   | _    |
| VFB2 pin leak current 2      | I <sub>leakF22</sub> | $V_{FB2} = 5 \text{ V},$<br>$V_{EN1} = V_{EN2} = 0 \text{ V}$                                                   | - 1        | _      | 1     | μA   | _    |
| Under Voltage Lockout (UVLO) |                      |                                                                                                                 |            |        |       |      |      |
| UVLO detection voltage       | V <sub>UVLODET</sub> | V <sub>IN</sub> = 5 V to 0 V                                                                                    | 3.6        | 3.8    | 4.0   | V    | _    |
| UVLO recover voltage         | V <sub>UVLORST</sub> | V <sub>IN</sub> = 0 V to 5 V                                                                                    | 4.0        | 4.2    | 4.4   | V    | _    |

Page 6 of 33

NN30500A

## **ELECTRICAL CHARACTERISTICS (Continued)**

DCDC1 & DCDC2 :  $C_{OUT}$  = 22  $\mu$ F  $\times$  4,  $L_{OUT}$  = 1  $\mu$ H,  $V_{OUT}$  Setting = 1.1 V,  $V_{IN}$  = 12 V, Switching Frequency = 600 kHz,  $T_a$  = 25 °C  $\pm$  2 °C unless otherwise noted.

| Devementer                                                     | Cymphol                               | Condition                         |      | Limits |      | l lmit | Note |
|----------------------------------------------------------------|---------------------------------------|-----------------------------------|------|--------|------|--------|------|
| Parameter                                                      | Symbol                                | Condition                         | Min  | Тур    | Max  | Unit   | Note |
| PGOOD Characteristics                                          |                                       |                                   |      |        |      |        |      |
| PGOOD1 Threshold 1<br>(V <sub>FB</sub> ratio for UVD detect)   | V <sub>PG1UV</sub>                    | V <sub>PGOOD1</sub> : High to Low | 77   | 85     | 93   | %      | _    |
| PGOOD1 Hysteresis 1<br>(V <sub>FB</sub> ratio for UVD release) | $\Delta V_{PG1UV}$                    | V <sub>PGOOD1</sub> : Low to High | 3.5  | 5.0    | 6.5  | %      | _    |
| PGOOD1 Threshold 2<br>(V <sub>FB</sub> ratio for OVD detect)   | V <sub>PG1OV</sub>                    | V <sub>PGOOD1</sub> : High to Low | 107  | 115    | 123  | %      | _    |
| PGOOD1 Hysteresis 2<br>(V <sub>FB</sub> ratio for OVD release) | $\Delta V_{PG1OV}$                    | V <sub>PGOOD1</sub> : Low to High | 3.5  | 5.0    | 6.5  | %      | _    |
| PGOOD2 Threshold 1<br>(V <sub>FB</sub> ratio for UVD detect)   | V <sub>PG2UV</sub>                    | V <sub>PGOOD2</sub> : High to Low | 77   | 85     | 93   | %      | _    |
| PGOOD2 Hysteresis 1<br>(V <sub>FB</sub> ratio for UVD release) | $\Delta V_{PG2UV}$                    | V <sub>PGOOD2</sub> : Low to High | 3.5  | 5.0    | 6.5  | %      | _    |
| PGOOD2 Threshold 2<br>(V <sub>FB</sub> ratio for OVD detect)   | V <sub>PG2OV</sub>                    | V <sub>PGOOD2</sub> : High to Low | 107  | 115    | 123  | %      | _    |
| PGOOD2 Hysteresis 2<br>(V <sub>FB</sub> ratio for OVD release) | $\Delta V_{PG2OV}$                    | V <sub>PGOOD2</sub> : Low to High | 3.5  | 5.0    | 6.5  | %      | _    |
| CNT Characteristics                                            |                                       |                                   |      |        |      |        |      |
| CNTIN pin leak current                                         | I <sub>CNTIN</sub>                    | V <sub>CNTIN</sub> = 5 V          | _    | _      | 2    | uA     |      |
| CNTIN threshold 1 V <sub>CN</sub>                              |                                       | CNTIN = 0 V to 0.9 V              | 0.36 | 0.56   | 0.76 | V      | _    |
| CNTIN threshold 2                                              | CNTIN threshold 2 V <sub>CNTIN2</sub> |                                   | 1.05 | 1.25   | 1.45 | V      | _    |
| CNT1 charging current                                          | I <sub>CNT1</sub>                     | CNTIN = 1.8 V                     | -1.5 | -1.0   | -0.5 | uA     | _    |
| CNT2 charging current                                          | I <sub>CNT2</sub>                     | CNTIN = 1.8 V                     | -1.5 | -1.0   | -0.5 | uA     |      |

NN30500A

## **ELECTRICAL CHARACTERISTICS (Continued)**

DCDC1 & DCDC2 :  $C_{OUT}$  = 22  $\mu$ F  $\times$  4,  $L_{OUT}$  = 1  $\mu$ H,  $V_{OUT}$  Setting = 1.1 V,  $V_{IN}$  = 12 V, Switching Frequency = 600 kHz,  $T_a$  = 25 °C  $\pm$  2 °C unless otherwise noted.

| Darameter                                     | Symbol Condition     |                                                              |     | Limits |      |             | Note |
|-----------------------------------------------|----------------------|--------------------------------------------------------------|-----|--------|------|-------------|------|
| Parameter                                     |                      |                                                              | Min | Тур    | Max  | Unit        | NOLE |
| -DC Characteristics                           |                      |                                                              |     |        |      |             |      |
| DCDC1 Line regulation                         | DD1 <sub>LINE</sub>  | PV <sub>IN1</sub> = 6 V to 24 V<br>I <sub>OUT1</sub> = 0.5 A | _   | 0.25   | 0.75 | %/V         | _    |
| DCDC1 Load regulation                         | DD1 <sub>LOAD</sub>  | I <sub>OUT1</sub> = 10 mA to 6 A                             | _   | 3.5    | _    | %           | *1   |
| DCDC1 Output ripple voltage 1                 | DD1 <sub>RPL1</sub>  | I <sub>OUT1</sub> = 10 mA                                    | _   | 40     | _    | mV<br>[p-p] | *1   |
| DCDC1 Output ripple voltage 2                 | DD1 <sub>RPL2</sub>  | I <sub>OUT1</sub> = 3 A                                      | _   | 20     | _    | mV<br>[p-p] | *1   |
| DCDC1 Load transient response 1               | DD1 <sub>TR1</sub>   | I <sub>OUT1</sub> = 100 mA to 3 A<br>Δt = 0.5 A / μs         | _   | 20     | _    | mV          | *1   |
| DCDC1 Load transient response 2               | DD1 <sub>TR2</sub>   | I <sub>OUT1</sub> = 3 A to 100 mA<br>Δt = 0.5 A / μs         | _   | 20     | _    | mV          | *1   |
| DCDC1 High Side Power<br>MOSFET ON resistance | DD1R <sub>ONH</sub>  | V <sub>GS</sub> = 5.0 V                                      | _   | 20     | 40   | mΩ          | _    |
| DCDC1 Low Side Power<br>MOSFET ON resistance  | DD1R <sub>ONL</sub>  | V <sub>GS</sub> = 5.0 V                                      | _   | 20     | 40   | mΩ          | _    |
| DCDC1 MIN input and output voltage difference | DD1V <sub>diff</sub> | $DD1V_{diff} = PV_{IN1} - V_{OUT1}$                          | _   | 1.5    | _    | V           | *1   |
| DCDC2 Line regulation                         | DD2 <sub>LINE</sub>  | PV <sub>IN2</sub> = 6 V to 24 V<br>I <sub>OUT2</sub> = 0.5 A | _   | 0.25   | 0.75 | %/V         | _    |
| DCDC2 Load regulation                         | DD2 <sub>LOAD</sub>  | I <sub>OUT2</sub> = 10 mA to 6 A                             | _   | 3.5    | _    | %           | *1   |
| DCDC2 Output ripple voltage 1                 | DD2 <sub>RPL1</sub>  | I <sub>OUT2</sub> = 10 mA                                    | _   | 40     | _    | mV<br>[p-p] | *1   |
| DCDC2 Output ripple voltage 2                 | DD2 <sub>RPL2</sub>  | I <sub>OUT2</sub> = 3 A                                      | _   | 20     | _    | mV<br>[p-p] | *1   |
| DCDC2 Load transient response 1               | DD2 <sub>TR1</sub>   | I <sub>OUT2</sub> = 100 mA to 3 A<br>Δt = 0.5 A / μs         | _   | 20     | _    | mV          | *1   |
| DCDC2 Load transient response 2               | DD2 <sub>TR2</sub>   | I <sub>OUT2</sub> = 3 A to 100 mA<br>Δt = 0.5 A / μs         | _   | 20     | _    | mV          | *1   |
| DCDC2 High Side Power<br>MOSFET ON resistance | DD2R <sub>ONH</sub>  | V <sub>GS</sub> = 5.0 V                                      | _   | 20     | 40   | mΩ          | _    |
| DCDC2 Low Side Power<br>MOSFET ON resistance  | DD2R <sub>ONL</sub>  | V <sub>GS</sub> = 5.0 V                                      | _   | 20     | 40   | mΩ          | _    |
| DCDC2 MIN input and output voltage difference | DD2V <sub>diff</sub> | DD2V <sub>diff</sub> = PV <sub>IN2</sub> - V <sub>OUT2</sub> | _   | 1.5    | _    | V           | *1   |

Note: \*1 : Typical Design Value.

NN30500A

## **ELECTRICAL CHARACTERISTICS (Continued)**

DCDC1 & DCDC2 :  $C_{OUT}$  = 22  $\mu$ F  $\times$  4,  $L_{OUT}$  = 1  $\mu$ H,  $V_{OUT}$  Setting = 1.1 V,  $V_{IN}$  = 12 V, Switching Frequency = 600 kHz,  $T_a$  = 25 °C  $\pm$  2 °C unless otherwise noted.

|    | Parameter                                    | Cumbal              | Condition                                  |     | Limits |     | l lmi4 | Note |
|----|----------------------------------------------|---------------------|--------------------------------------------|-----|--------|-----|--------|------|
|    | Parameter                                    | Symbol Condition    |                                            | Min | Тур    | Max | Unit   | Note |
| PI | PROTECTION                                   |                     |                                            |     |        |     |        |      |
|    | DC-DC1 Over Current Protection Limit         | DD1 <sub>OCP</sub>  |                                            | _   | 8.0    | _   | А      | *1   |
|    | DC-DC1 Short Circuit<br>Protection Threshold | DD1 <sub>VSCP</sub> | V <sub>FB1</sub> = 0.6 V to 0.0 V          | 50  | 60     | 70  | %      | _    |
|    | DC-DC2 Over Current Protection Limit         | DD2 <sub>OCP</sub>  |                                            | _   | 8.0    | _   | А      | *1   |
|    | DC-DC2 Short Circuit<br>Protection Threshold | DD2 <sub>VSCP</sub> | V <sub>FB2</sub> = 0.6 V to 0.0 V          | 50  | 60     | 70  | %      | _    |
|    | Thermal Shut Down (TSD)<br>Threshold         | TSD                 | _                                          |     | 130    | _   | °C     | *1   |
|    | Thermal Shut Down (TSD)<br>Hysteresis        | TSD <sub>HYS</sub>  | _                                          | l   | 30     | _   | °C     | *1   |
| S  | oft Start Timing                             |                     |                                            |     |        |     |        |      |
|    | Soft start time DCDC1                        | DD1 <sub>SS</sub>   | $\Delta t = 90\% V_{OUT1} - 10\% V_{OUT1}$ | _   | 0.8    | _   | ms     | *1   |
|    | Soft start time DCDC2                        | DD2 <sub>SS</sub>   | $\Delta t = 90\% V_{OUT2} - 10\% V_{OUT2}$ | _   | 0.8    | _   | ms     | *1   |
| Sı | witching Frequency                           |                     |                                            | •   |        | •   |        |      |
|    | Switching Frequency DCDC1                    | DD1 <sub>FREQ</sub> | I <sub>OUT1</sub> = 3 A                    | _   | 600    | _   | kHz    | *1   |
|    | Switching Frequency DCDC2                    | DD2 <sub>FREQ</sub> | I <sub>OUT2</sub> = 3 A                    | _   | 600    | _   | kHz    | *1   |

Note: \*1 : Typical Design Value.

Page 9 of 33

## NN30500A

#### PIN CONFIGURATION





#### **PIN FUNCTIONS**

| Pin No. | Pin name     | Type     | Description                                                                                                          |  |  |  |  |
|---------|--------------|----------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1       | CNT2         | Output   | Output to drive external MOSFET                                                                                      |  |  |  |  |
| 2       | VFB1         | Input    | Comparator negative input pin for DCDC 1 Or open connection for internal preset output voltage by internal feedback. |  |  |  |  |
| 3       | VOUT1        | Input    | Output voltage sense pin for DCDC 1                                                                                  |  |  |  |  |
| 4       | AGND1        | Ground   | Ground pin                                                                                                           |  |  |  |  |
| 5       | BST1         | Output   | Supply input pin for high side FET gate driver for DCDC 1                                                            |  |  |  |  |
| 6       |              |          |                                                                                                                      |  |  |  |  |
| 7       | LX1 C        | Output   | Power MOSFET output pin & for radiation of heat for DCDC 1                                                           |  |  |  |  |
| 10      |              |          |                                                                                                                      |  |  |  |  |
| 8       | PGND1        | Ground   | Cround hin for Dougs MOSEET for DCDC 1                                                                               |  |  |  |  |
| 9       | PGNDT        | Ground   | Ground pin for Power MOSFET for DCDC 1                                                                               |  |  |  |  |
| 11      | PVIN1        | Power    | Device county via fee Device MOCFFT 9 for rediction of boot fee DODO 1                                               |  |  |  |  |
| 12      | PVIIVI       | supply   | Power supply pin for Power MOSFET & for radiation of heat for DCDC 1                                                 |  |  |  |  |
| 13      | PVIN2        | Power    | Dower cumply nin for Dower MOSEET 9 for radiation of heat for DCDC 2                                                 |  |  |  |  |
| 14      | PVINZ        | supply   | Power supply pin for Power MOSFET & for radiation of heat for DCDC 2                                                 |  |  |  |  |
| 16      | DONDO        | Cravinal | Crown durin for Downer MOCFET for DODG 2                                                                             |  |  |  |  |
| 17      | PGND2 Ground |          | Ground pin for Power MOSFET for DCDC 2                                                                               |  |  |  |  |
| 15      |              |          |                                                                                                                      |  |  |  |  |
| 18      | LX2          | Output   | Power MOSFET output pin & for radiation of heat for DCDC 2                                                           |  |  |  |  |
| 19      |              |          |                                                                                                                      |  |  |  |  |

Note: For the details on pin description, please refer to the OPERATION and APPLICATION INFORMATION section.

NN30500A





## **PIN FUNCTIONS (Continued)**

| Pin No. | Pin name | Туре         | Description                                                                                                                                                               |
|---------|----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20      | BST2     | Output       | Supply input pin for high side FET gate driver for DCDC 2                                                                                                                 |
| 21      | AGND2    | Ground       | Ground pin                                                                                                                                                                |
| 22      | VOUT2    | Input        | Output voltage sense pin for DCDC 2                                                                                                                                       |
| 23      | VFB2     | Input        | Comparator negative input pin for DCDC 2 Or open connection for internal preset output voltage by internal feedback.                                                      |
| 24      | PGOOD2   | Output       | Power good open drain pin for DCDC2  A pull up resistor between PGOOD 2 and VREG terminal is necessary.  Output is low during Over or Under Voltage Detection conditions. |
| 25      | PGOOD1   | Output       | Power good open drain pin for DCDC1 A pull up resistor between PGOOD 1 and VREG terminal is necessary. Output is low during Over or Under Voltage Detection conditions.   |
| 26      | PHY      | Output       | PHY LDO output pin (2.5V)                                                                                                                                                 |
| 27      | PHYIN    | Power supply | PHY LDO supply input pin                                                                                                                                                  |
| 28      | VREG     | Output       | LDO output pin (5.5V)                                                                                                                                                     |
| 29      | EN2      | Input        | ON/OFF control pin for DCDC 2                                                                                                                                             |
| 30      | EN1      | Input        | ON/OFF control pin for DCDC 1                                                                                                                                             |
| 31      | CNTIN    | Input        | Pin to control CNT1 and CNT2                                                                                                                                              |
| 32      | CNT1     | Output       | Output to drive external MOSFET                                                                                                                                           |
| 33      | AGND     | Output       | Ground pad for heat radiation                                                                                                                                             |

Note: For the details on pin description, please refer to the OPERATION and APPLICATION INFORMATION section.

## NN30500A

#### **FUNCTIONAL BLOCK DIAGRAM**



Note: This block diagram is for explaining functions. Part of the block diagram may be omitted, or it may be simplified.

### NN30500A

#### **OPERATION**

#### 1. Protection

## (1) Over Current Protection (OCP) function and Short Circuit Protection (SCP) function

a) The Over Current Protection is activated at about 8 A (Typ). This device uses pulse-by-pulse valley current protection method. When the low side power MOSFET is turned on, the voltage across the drain and source is monitored which is proportional to the inductor current.

The high side power MOSFET is only allowed to turn on when the current flowing in the low side power MOSFET falls below the OCP level.

Hence, during the OCP, the output voltage continues to drop at the specified current. OCP is a non-latch type protection.

b) The Short Circuit Protection function is implemented when the output voltage decreases and the VFB1 (or VFB2) pin reaches to about 60 % of the set voltage (0.6 V). The SCP operates intermittently at about 2 ms ON, 16 ms OFF intervals.



Figure 1-1: OCP and SCP Operation

## (2) Over Voltage Detection (OVD) and Under Voltage Detection (UVD)

- a) The MOSFET connected to the PGOOD1 (or PGOOD2) pin turn ON when the output voltage rises and the VFB1 (or VFB2) pin voltage reaches 115 % of its set voltage (0.6 V).
- b) After (a) above, the MOSFET connected to the PGOOD1 (or PGOOD2) pin is turned OFF after 1 ms when the output voltage drops and the VFB1 (or VFB2) pin voltage reaches 110 % of its set voltage (0.6 V).

- c) The MOSFET connected to the PGOOD1 (or PGOOD2) pin turn ON when the output voltage drops and the VFB1 (or VFB2) pin voltage reaches 85 % of its set voltage (0.6 V).
- d) After (c) above, the MOSFET connected to the PGOOD1(or PGOOD2) pin is turned OFF after 1 ms when the output voltage drops and the VFB1 (or VFB2) pin voltage reaches 90% of its set voltage (0.6 V).



Figure 1-2: OVD and UVD Operation

#### (3) Output discharging function

When EN1 (or EN2) is low, the output 1 (or output 2) is discharged by an internal MOSFET that is connected to VOUT1 (or VOUT2) pin.

When EN1 (or EN2) is high, if the controller is turned off by Under Voltage Lock Out (UVLO), the output 1 (output 2) is also discharged by the above said internal MOSFET. The on resistance of the internal MOSFET is about 50  $\Omega$ .

#### (4) Thermal Shut Down (TSD)

When the IC internal temperature becomes more than about 130°C, TSD operates and DC-DC turns off.

### NN30500A

### **OPERATION (Continued)**

### 2. Output Voltage Setting

#### (1) External feedback

The Output Voltage can be set by external resistance of FB pin, and its calculation is as follows.



Figure 2-1: External feedback

Below resistors are recommended for following popular output voltages.

| VOUT [V] | RFB1 [Ω] | RFB2 [Ω] |
|----------|----------|----------|
| 5.00     | 88 k     | 12 k     |
| 3.30     | 54 k     | 12 k     |
| 2.85     | 75 k     | 20 k     |
| 1.80     | 36 k     | 18 k     |
| 1.10     | 15 k     | 18 k     |
| 1.00     | 12 k     | 18 k     |

RFB2 has to be  $\leq 20k\Omega$  to avoid triggering the internal feedback function.

Also, if you set the  $V_{\rm OUT}$  > 1.8V, it is recommended to use the  $C_{\rm FB}$  between VOUT and VFB of 1nF.

VFB comparator threshold is adjusted to  $\pm$  1 %, but the actual output voltage accuracy becomes more than  $\pm$  1 % due to the influence from the circuits other than VFB comparator.

In the case of  $V_{OUT}$  setting = 3.3 V, the actual output voltage accuracy becomes  $\pm$  2.5 %. (  $V_{IN}$  = 12 V,  $I_{OUT}$  = 3 A).

### (2) Internal feedback (Preset output voltage)

This IC has built-in feedback resistors with preset output voltage at 1.1V. If VFB1 (or VFB2) pin is floating at the timing of EN1 (or EN2) going from Low to High, the internal feedback function will be activated.

Using CFB with internal feedback is possible but the CFB has to be  $\leq$  250pF.



Figure 2-2: Internal feedback operation

#### 3. Soft Start

This IC has build-in Soft Start function without using external component. Soft Start function maintains the smooth control of the output voltage during start up to avoid overshoot & rush current.

When the EN1 (or EN2) pin becomes High, the DCDC1 (or DCDC2) output voltage rise up in the period of about 1ms with the tolerance of 30%.



Figure 2-3: Soft Start (SS) Operation

## NN30500A

## **OPERATION (Continued)**

### 4. Internal regulators

This IC has 2 internal regulators which are enabled/disabled by either EN1 or EN2.

External capacitors should be placed near the VREG, PHYIN and PHY pins for stable operation.

#### (1) VREG

The voltage of VREG pin regulator is 5.5V and it is used to supply internal circuits of IC. The VREG has current capability of about 100mA and has over-current protection.

### (2) PHY

The voltage of PHY regulator is 2.5V and current capability is about 100mA (PHYIN=5V). The PHYIN can be connected to any external voltage source which is between 3V to 5.5V.

The PHY also has over-current protection.

#### 5. EN & CNT Settings

### (1) EN1 and EN2

The Start up / Shut down is enabled by the EN1 or EN2 pin. The EN1 controls DCDC1 and EN2 controls DCDC2. Both EN are able to control internal regulators VREG and PHY regulator.

The EN1 and EN2 pin input voltage ( $V_{\text{ENH}}$ ,  $V_{\text{ENL}}$ ) should satisfy the conditions as defined in the electrical characteristics.



Figure 5-1: Internal circuit with EN pin

#### (2) CNTIN, CNT1 & CNT2

CNTIN is the input control for CNT1 and CNT2. Two input control signals from external system are combined into CNTIN pin by 2 external resistors.

CNTIN detects the voltage level and decide the CNT1 and CNT2 output condition.

CNTIN becomes active only when either EN1 or EN2 is enabled.

The high-level voltage of control signals (INCNT1& INCNT2) should be 1.8V and above.

CNT1 and CNT2 have around 1uA of sourcing current to make softstart effect on the gate of external MOSFET.



Figure 5-2: CNTIN, CNT1 & CNT2 circuit

Below are the input & output combination.

| From external |        | CNTIN | CNT1 | CNT2 |
|---------------|--------|-------|------|------|
| INCNT1        | INCNT2 | Pin   | CNII | CN12 |
| 0V            | 0V     | 0V    | 0V   | 0V   |
| 1.8V          | 0V     | 0.9V  | 5.5V | 0V   |
| 1.8V          | 1.8V   | 1.8V  | 5.5V | 5.5V |

## NN30500A

### **OPERATION (Continued)**

#### 6. Power ON / OFF Sequence

- (1) When the EN1 or EN2 pin is set to High after the  $V_{\text{IN}}$  settles, the BGR and the VREG started up.
- (2) When the VREG pin exceeds its threshold value, the UVLO is released. The internal Soft-Start (SS) sequence is enabled. Also, the PHY output is started up, CNT1 and CNT2 are activated.
- (3) The VOUT1 or VOUT2 pin (DC-DC Output) voltage increases at the same rate as the internal SS. Normal operation begins after the VOUT1 or VOUT2 pin reaches the set voltage.
- (4) When both the EN pin are set to Low, the BGR, VREG and UVLO stop operation.

The VOUT1 and VOUT2 pin voltage starts to drop and the discharge time depends on the value of the feedback resistors, the output load current and output capacitors.

The PHY, CNT1 and CNT2 also stop operation when both EN1 and EN2 are set to low together.



Figure 6-1: Power ON/OFF sequence

(5) Referring to the Figure below, for the condition when  $V_{IN}$  voltage is decreasing while EN1 or EN2 is still high, output voltage ( $V_{OUT1}/V_{OUT2}$ ) can maintain at the set voltage level prior to UVLO detection voltage (UVLO detection is about 3.8V).

For this operation to be valid, please note that the set voltage level at the output  $(V_{OUT1}/V_{OUT2})$  is lower than the UVLO detection voltage with consideration of the output  $(V_{OUT1}/V_{OUT2})$  dropout voltage from  $V_{IN}$ .



Figure 6-2 : V<sub>IN</sub> power down sequence

## NN30500A

## **OPERATION (Continued)**

#### 7. Inductor and Output Capacitor Setting





Figure 7-1: Output ripple for output inductor and capacitor

Given the desired input and output voltages, the inductor value and operating frequency determine the ripple current.

$$\Delta IL = \frac{Eo \cdot (Ei - Eo)}{Ei \cdot Lo \cdot f}$$

$$Iox = \frac{\Delta IL}{2}$$

Highest efficiency operation is obtained at low frequency with small ripple current. However, achieving this requires a large inductor. There is a trade off among component size, efficiency and operating frequency. A reasonable starting point is to choose a ripple current that is about 40 % of  $\rm I_{\rm O}$  (MAX). The largest ripple current occurs at the highest Ei. To guarantee that ripple current does not exceed a specified maximum, the inductance should be chosen according to:

$$Lo \ge \frac{Eo \cdot (Ei - Eo)}{2Ei \cdot Iox \cdot f}$$
 @ Ei = Ei\_max

And its maximum current rating is

$$IL_{\text{max}} = \text{Io}_{\text{max}} + \frac{\Delta IL}{2} \ (@ Ei = Ei_{\text{max}})$$

The selection of Co is primarily determined by the ESR (Rc) required to minimize voltage ripple and load transients. The output ripple Vrpl is approximately bounded by:

$$Vrpl = Vop - Vob = Ei \cdot \frac{Co \cdot Rc^{2}}{2Lo} + \frac{\Delta IL}{8Co \cdot f}$$
$$= Ei \cdot \frac{Co \cdot Rc^{2}}{2Lo} + \frac{Eo \cdot (Ei - Eo)}{8Ei \cdot Lo \cdot Co \cdot f^{2}}$$

From the above equation, to achieve desired output ripple, low ESR ceramic capacitors are recommended, and its required RMS current rating is:

$$Ic(rms)_max = \frac{\Delta IL}{2\sqrt{3}}$$
 (@ Ei = Ei\_max)

NN30500A

#### TYPICAL CHARACTERISTICS CURVES

### 1. Output Ripple Voltage

Condition :  $V_{IN}$  = 12 V,  $V_{OUT1}$  = 1.1 V,  $L_{OUT1}$  = 1  $\mu$ H,  $C_{OUT1}$  = 88  $\mu$ F (22  $\mu$ F x 4)

#### Characteristic 1-1



### Characteristic 1-2



TIME (5us/div)

#### Characteristic 1-3



### Characteristic 1-4



TIME (1us/div)

NN30500A

## **TYPICAL CHARACTERISTICS CURVES (Continued)**

### 1. Output Ripple Voltage (Continued)

Condition :  $V_{IN}$  = 12 V,  $V_{OUT2}$  = 3.3 V,  $L_{OUT2}$  = 2.2  $\mu$ H,  $C_{OUT2}$  = 88  $\mu$ F (22  $\mu$ F x 4)

### Characteristic 1-5



### Characteristic 1-6



#### Characteristic 1-7



#### Characteristic 1-8



TIME (1us/div)

## NN30500A

## TYPICAL CHARACTERISTICS CURVES (Continued)

### 2. Load transient response

Condition :  $V_{IN}$  = 12 V,  $V_{OUT1}$  = 1.1 V,  $V_{OUT2}$  = 3.3 V,  $L_{OUT1}$  = 1  $\mu$ H,  $L_{OUT2}$  = 2.2  $\mu$ H,  $C_{OUT}$  = 88  $\mu$ F (22  $\mu$ F x 4)

#### Characteristic 2-1

## Characteristic 2-2

Load transient on  $V_{OUT1}$ ,  $V_{OUT1} = 1.1 V$ 



#### TIME (100us/div)

 $I_{OUT1} = 100 \text{ mA to } 3A (0.5A/\mu s)$ 

V<sub>OUT1</sub> undershoot less than 50 mV

V<sub>OUT2</sub> is stable.



#### TIME (100us/div)

 $I_{OUT1} = 3 \text{ A to } 100 \text{ mA } (0.5\text{A/}\mu\text{s})$ 

 $V_{\text{OUT1}}$  overshoot less than 50 mV

V<sub>OUT2</sub> is stable.

#### Characteristic 2-3

### Characteristic 2-4

Load transient on  $V_{OUT2}$ ,  $V_{OUT2} = 3.3 \text{ V}$ 



 $I_{OUT2}$  = 100 mA to 3A (0.5A/µs)

V<sub>OUT2</sub> undershoot less than 50 mV

V<sub>OUT1</sub> is stable.



### TIME (100us/div)

 $I_{OUT2} = 3 \text{ A to } 100 \text{ mA } (0.5\text{A/}\mu\text{s})$ 

V<sub>OUT2</sub> overshoot less than 50 mV

V<sub>OUT1</sub> is stable.

## NN30500A

## **TYPICAL CHARACTERISTICS CURVES (Continued)**

### 3. Efficiency

Condition : L<sub>OUT</sub> = 1  $\mu$ H / 2.2  $\mu$ H / 3.3  $\mu$ H, C<sub>OUT</sub> = 88  $\mu$ F (22  $\mu$ F x 4)



 $V_{OUT} = 1.1 V,$  $L_{OUT} = 1 \mu H$ 



## Characteristic 3-2

 $V_{OUT}$  = 3.3 V,  $L_{OUT}$ =2.2 $\mu$ H



## Characteristic 3-3

 $V_{OUT}$  = 5.0 V,  $L_{OUT}$ =3.3 $\mu$ H



NN30500A

## **TYPICAL CHARACTERISTICS CURVES (Continued)**

### 4. Load Regulation

Condition :  $V_{IN}$  = 12 V,  $L_{OUT1}$  = 1  $\mu$ H,  $L_{OUT2}$  = 2.2  $\mu$ H,  $C_{OUT}$  = 88  $\mu$ F (22  $\mu$ F x 4)

### Characteristic 4-1

$$V_{OUT1} = 1.1 V$$



#### Characteristic 4-2

$$V_{OUT2} = 3.3 V$$



NN30500A

## **TYPICAL CHARACTERISTICS CURVES (Continued)**

### 5. Line Regulation

Condition :  $V_{IN}$  = 12 V,  $I_{OUT}$  = 3 A,  $L_{OUT1}$  = 1  $\mu$ H,  $L_{OUT2}$  = 2.2  $\mu$ H,  $C_{OUT}$  = 88  $\mu$ F (22  $\mu$ F x 4)

### Characteristic 5-1

$$V_{OUT1} = 1.1 V$$



#### Characteristic 5-2

$$V_{OUT2} = 3.3 \text{ V}$$



NN30500A

## **TYPICAL CHARACTERISTICS CURVES (Continued)**

#### 6. Start / Shut Down

Condition :  $V_{IN}$  = 12 V,  $V_{OUT1}$  = 1.1 V,  $V_{OUT2}$  = 1.8 V,  $L_{OUT1}$  = 1  $\mu$ H,  $L_{OUT2}$  = 1  $\mu$ H,  $C_{OUT}$  = 88  $\mu$ F (22  $\mu$ F x 4)







NN30500A

## **TYPICAL CHARACTERISTICS CURVES (Continued)**

#### 7. Short Circuit Protection

Condition :  $V_{IN}$  = 12 V,  $V_{OUT1}$  = 1.1 V,  $V_{OUT2}$  = 3.3 V,  $L_{OUT1}$  = 1  $\mu$ H,  $L_{OUT2}$  = 2.2  $\mu$ H,  $C_{OUT}$  = 88  $\mu$ F (22  $\mu$ F x 4)

#### Characteristic 7-1

### While $V_{\text{OUT2}}$ is still in SCP, $V_{\text{OUT1}}$ is shorted



#### Characteristic 7-2

### While $V_{\text{OUT1}}$ is still in SCP, $V_{\text{OUT2}}$ is shorted



TIME (10ms/div)

NN30500A

## **TYPICAL CHARACTERISTICS CURVES (Continued)**

### 8. Switching Frequency

Condition :  $V_{IN}$  = 12 V,  $L_{OUT1}$  = 1  $\mu H$ ,  $L_{OUT2}$  = 2.2  $\mu H$ ,  $C_{OUT}$  = 88  $\mu F$  (22  $\mu F$  x 4)

### Characteristic 8-1

$$V_{OUT1} = 1.1 V$$



#### Characteristic 8-2

$$V_{OUT2} = 3.3 \text{ V}$$



NN30500A

## **TYPICAL CHARACTERISTICS CURVES (Continued)**

#### 9. VREG and PHY LDO Start / Shut Down

Condition : V<sub>IN</sub> = 12 V,  $C_{VREG}$  = 4.7  $\mu F$ ,  $C_{PHYIN}$  = 1  $\mu F$ ,  $C_{PHY}$  = 1  $\mu F$ 

### Characteristic 9-1

#### Characteristic 9-2





#### Characteristic 9-4



TIME (200us/div)

NN30500A

## TYPICAL CHARACTERISTICS CURVES (Continued)

#### 10. Thermal Performance and Safe Operation Area

Condition :  $V_{IN}$  = 12 V,  $V_{OUT1}$  = 1.1 V,  $V_{OUT2}$  = 1.1 V,  $I_{OUT1}$  = 5A,  $I_{OUT2}$  = 5A,  $I_{OUT2}$  = 1  $\mu$ H,  $I_{OUT}$  = 88  $\mu$ F (22  $\mu$ F x 4)



IC case temperature is about 70 ° C

Figure 10-1: Thermal image

This IC is intended to be used for general electronic equipment. Ensure that the IC is used within the recommended safe operating region illustrated by the reference graph on the right. Do take note that thermal performance may varies with PCB design and PCB materials.

Please use the graph only as a reference for your design and discuss further with our application engineer.

It is to be understood that our company shall not be held responsible for any damage incurred as a result of application beyond the recommended safe operating region. Recommended Safe Operation Area for VOUT from 1V to 5V with the condition of casing surface temperature below 85°C.



Figure 10-2: Reference Safe Operation Area

NN30500A

#### **APPLICATIONS INFORMATION**

#### 1. Evaluation Board Information

Condition :  $V_{IN}$  = 12 V,  $V_{OUT1}$  = 1.1 V,  $V_{OUT2}$  = 3.3 V,  $L_{OUT1}$  = 1  $\mu$ H,  $L_{OUT2}$  = 2.2  $\mu$ H,  $C_{OUT}$  = 88  $\mu$ F (22  $\mu$ F x 4)



Figure A1-1 : Application circuit



Figure A1-2: Layout



Figure A1-3: Top Layer with silk screen (Top View) with Evaluation board



Figure A1-4: Bottom Layer with silk screen (Bottom View) with Evaluation board

Note: The application circuit is an example. The operation of the mass production set is not guaranteed. Sufficient evaluation and verification is required in the design of the mass production set. The Customer is fully responsible for the incorporation of the above illustrated application circuit in the design of the equipment.

## NN30500A

### **APPLICATIONS INFORMATION (Continued)**

#### 2. Layout Recommendations

Board layout considerations are necessary for stable operation of the DC-DC regulator. The following precautions must be used when designing the board layout.

- (a) The Input capacitor C<sub>IN</sub> must be placed in such a way that the distance between PVIN and PGND is minimum, in order to suppress the switching noise. Stray inductance and impedance should be reduced as indicated by loop (1) in the figure below.
- (b) A single point ground connection (2) must be used to connect PGND and AGND to improve operation stability.
- (c) Output current line  $I_{OUT}$  and the output sense line VOUT must have small common impedance to reduce output load variations. Output sense line VOUT must be close to the output condenser  $C_{OUT}$  as indicated by (3) below.
- (d) Power Loss and output ripple voltage can be reduced by placing the inductor  $L_{\text{OUT}}$  and output capacitor  $C_{\text{OUT}}$  such that the stray inductance and the impedance of loop (4) is minimum. This is realized by :
  - i) Minimizing distance between inductor  $L_{\text{OUT}}$  and LX pin.
  - ii) Reducing distance between output capacitor C<sub>OUT</sub> and (2) / (3).
- (e) Thick lines in the application circuit example represent lines with large current flow. These lines should be designed as thick as possible.
- (f) VFB / VREG lines should be placed far away from LX line, BST line and inductor L<sub>OUT</sub> to reduce the effects of switching noise. These lines should be designed as short as possible. This is especially true for the VFB line, which is a high impedance line.
- (g)  $R_{FB1}$  /  $R_{FB2}$  should also be placed as far away as possible from LX line, BST line and inductor  $L_{OUT}$  to minimize the effects of switching noise.  $R_{FB1}$  /  $R_{FB2}$  should be placed close to the VFB pin.
- (h) LX / BST lines are noisy lines. They should be designed as short as possible.



Figure A2-1: Application circuit diagram

Note: The application circuit diagram and layout diagram explained in this section, should be used as reference examples. The operation of the mass production set is not guaranteed. Sufficient evaluation and verification is required in the design of the mass production set. The Customer is fully responsible for the incorporation of the above illustrated application circuit and the information attached with it, in the design of the equipment.

NN30500A

## **APPLICATIONS INFORMATION (Continued)**

### 3. Recommended components

| Reference<br>Designator | QTY | Value  | Manufacturer | Part Number        | Note                        |
|-------------------------|-----|--------|--------------|--------------------|-----------------------------|
| CBST1, CBST2            | 1   | 0.1 µF | Murata       | GRM188R72A104KA35L | _                           |
| COUT1, COUT2            | 4   | 22 µF  | Murata       | GRM32ER71E226KE15L | _                           |
| CPVIN1, CPVIN2          | 3   | 10 μF  | TAIYO YUDEN  | UMK325AB7106MM-T   | _                           |
|                         | 1   | 0.1 μF | Murata       | GRM188R72A104KA35L | _                           |
| LOUT1, LOUT2            | 1   | 1.0 µH | Panasonic    | ETQP3W1R0WFN       | If V <sub>OUT</sub> = 1.1 V |
| RFB1A, RFB2A            | 1   | 18 kΩ  | Panasonic    | ERJ3EKF1802V       | If V <sub>OUT</sub> = 1.1 V |
| RFB1B, RFB2B            | 1   | 0 Ω    | Panasonic    | ERJ3GEY0R00V       | If V <sub>OUT</sub> = 1.1 V |
| RRB1C, RFB2C            | 1   | 15 kΩ  | Panasonic    | ERJ3EKF1502V       | If V <sub>OUT</sub> = 1.1 V |
| RFB1D, RFB2D            | 1   | 0 Ω    | Panasonic    | ERJ3GEY0R00V       | If V <sub>OUT</sub> = 1.1 V |
| CVREG                   | 1   | 4.7 μF | Murata       | GRM21BR71A475KA73  | _                           |
| CPHYIN                  | 1   | 1.0 µF | Murata       | GRM188R71A105KA61  | _                           |
| CPHY                    | 1   | 1.0 µF | Murata       | GRM188R71A105KA61  | _                           |
| RPG1, RPG2              | 1   | 100 kΩ | Panasonic    | ERJ3EKF1003V       | _                           |
| RCNTIN1                 | 1   | 100 kΩ | Panasonic    | ERJ3EKF1003V       | Logic control for CNT1      |
| RCNTIN2                 | 1   | 100 kΩ | Panasonic    | ERJ3EKF1003V       | Logic control for CNT2      |

Page 31 of 33

## NN30500A

#### PACKAGE INFORMATION

### **Outline Drawing**



NN30500A

#### **IMPORTANT NOTICE**

- 1. When using the IC for new models, verify the safety including the long-term reliability for each product.
- 2. When the application system is designed by using this IC, please confirm the notes in this book. Please read the notes to descriptions and the usage notes in the book.
- 3. This IC is intended to be used for general electronic equipment.

  Consult our sales staff in advance for information on the following applications: Special applications in which exceptional quality and reliability are required, or if the failure or malfunction of this IC may directly jeopardize life or harm the human body. Any applications other than the standard applications intended.
  - (1) Space appliance (such as artificial satellite, and rocket)
  - (2) Traffic control equipment (such as for automotive, airplane, train, and ship)
  - (3) Medical equipment for life support
  - (4) Submarine transponder
  - (5) Control equipment for power plant
  - (6) Disaster prevention and security device
  - (7) Weapon
  - (8) Others: Applications of which reliability equivalent to (1) to (7) is required

Our company shall not be held responsible for any damage incurred as a result of or in connection with the IC being used for any special application, unless our company agrees to the use of such special application.

However, for the IC which we designate as products for automotive use, it is possible to be used for automotive.

- 4. This IC is neither designed nor intended for use in automotive applications or environments unless the IC is designated by our company to be used in automotive applications.
  - Our company shall not be held responsible for any damage incurred by customers or any third party as a result of or in connection with the IC being used in automotive application, unless our company agrees to such application in this book.
- 5. Please use this IC in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Our company shall not be held responsible for any damage incurred as a result of our IC being used by our customers, not complying with the applicable laws and regulations.
- 6. Pay attention to the direction of the IC. When mounting it in the wrong direction onto the PCB (printed-circuit-board), it might be damaged.
- 7. Pay attention in the PCB (printed-circuit-board) pattern layout in order to prevent damage due to short circuit between pins. In addition, refer to the Pin Description for the pin configuration.
- 8. Perform visual inspection on the PCB before applying power, otherwise damage might happen due to problems such as solder-bridge between the pins of the IC. Also, perform full technical verification on the assembly quality, because the same damage possibly can happen due to conductive substances, such as solder ball, that adhere to the IC during transportation.
- 9. Take notice in the use of this IC that it might be damaged when an abnormal state occurs such as output pin-VCC short (Power supply fault), output pin-GND short (Ground fault), or output-to-output-pin short (load short). Safety measures such as installation of fuses are recommended because the extent of the above-mentioned damage will depend on the current capability of the power supply.
- 10. The protection circuit is for maintaining safety against abnormal operation. Therefore, the protection circuit should not work during normal operation.
  - Especially for the thermal protection circuit, if the area of safe operation or the absolute maximum rating is momentarily exceeded due to output pin to VCC short (Power supply fault), or output pin to GND short (Ground fault), the IC might be damaged before the thermal protection circuit could operate.
- 11. Unless specified in the product specifications, make sure that negative voltage or excessive voltage are not applied to the pins because the IC might be damaged, which could happen due to negative voltage or excessive voltage generated during the ON and OFF timing when the inductive load of a motor coil or actuator coils of optical pick-up is being driven.
- 12. Product which has specified ASO (Area of Safe Operation) should be operated in ASO.
- 13. Verify the risks which might be caused by the malfunctions of external components.
- 14. Connect the metallic plate (fin) on the back side of the IC to the respective potentials (AGND, PVIN1, PVIN2, LX1, LX2). The thermal resistance and electrical characteristics are guaranteed only when the metallic plate (fin) are connected with their respective potentials.

Page 33 of 33