

TOSHIBA Bi-CMOS Power Integrated Circuit Multi-Chip Package (MCP)

# **TB67B000FG**

### High voltage

#### 3-Phase Full-Wave Sine-Wave PWM Brushless Motor Driver

The TB67B000FG is a high-voltage PWM brushless DC motor driver. The product integrates a controller, which supports sine-wave PWM drive and wide-angle commutation and a high-voltage driver in a single package ("two-in-one", i.e. MCP). It is designed to change the speed of a brushless DC motor directly by using a speed control analog signal from a microcontroller.



Weight: 0.74 g (typ.)

#### **Features**

- A Controller and a high-voltage driver are integrated in a single package.
   Sine-wave PWM drive or wide-angle commutation drive is selectable.
- IGBTs are arranged in three-phase bridge unit.
- Built-in oscillator circuit (carrier frequency =  $f_{osc}/252$  (Hz))
- Bootstrap circuitry: Built-in bootstrap diode
- Built-in overcurrent protection, thermal shutdown, undervoltage lockout, and motor-lock detection.
- Internal voltage regulator circuit (VREG = 7 V (typ.), 30 mA (max), Vrefout = 5 V (typ.), 35 mA (max))
- Operating power supply voltage range:  $V_{CC} = 13.5$  to 16.5 V
- Motor power supply operating voltage range:  $V_{BB} = 50$  to 450 V

This product is fabricated by MOS FET. It is sensitive to electrostatic discharge and should be handled with care.

<Reference data> Electro-Static Discharge Test (Condition: Human body model, the number of samples is three.)
U, V, W, and IS2 pins are passed +2kV/-1.5kV and other pins are passed +2kV/-2kV in this test.
(Common pins: Power supply pins (VCC and VBB) or GND pins (SGND and PGND))



## **Block Diagram**





## **Pin Assignment**



Note: Die pad on the package surface and EPAD pin (a pin number is 1.) are connected. When using the heat sink, handle it not to short with the IC pins.

3

2018-02-02



# **Pin Description**

| Pin No.  | Symbol              | Description                          | Function                                                                                                                                                                                      |
|----------|---------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9        | FG                  | FG signal output                     | FGC = H: FG = output 1 ppr FGC = M: FG = output 2.4 ppr FGC = L: FG = output 3 ppr  *ppr : one pulse per one electrical angle                                                                 |
| 8        | $V_{SP}$            | Voltage command input                | This pin has a pull-down resistor. (150 $k\Omega$ )                                                                                                                                           |
| 7        | LA                  | Lead angle control input             | This pin has a pull-down resistor. (200 k $\Omega$ ) Input voltage range: 0 to 5.0V SS=H: 0 to 28° in 16 steps. SS=L: 0 to 58° in 32 steps.                                                   |
| 5        | OSCR                | Resistor for oscillation             | Connect a resistor for internal clock oscillation.                                                                                                                                            |
| 4        | TR                  | Motor lock detection                 | Connect a capacitor for motor lock detection oscillation or connect to GND.                                                                                                                   |
| 3        | HUP                 | U-phase hall input+                  |                                                                                                                                                                                               |
| 2        | HUM                 | U-phase hall input-                  |                                                                                                                                                                                               |
| 34       | HVP                 | V-phase hall input+                  | When the hall signal inputs (UVW) are all Highs or all Lows, the gate block                                                                                                                   |
| 33       | HVM                 | V-phase hall input-                  | protection becomes active. Built-in digital filter (≈1.6 μs)                                                                                                                                  |
| 32       | HWP                 | W-phase hall input+                  |                                                                                                                                                                                               |
| 31       | HWM                 | W-phase hall input-                  |                                                                                                                                                                                               |
| 30       | FGC                 | FG output signal switch              | This pin has a pull-down resistor. (100 k $\Omega$ ) H: FG=output 1 ppr M: FG=output 2.4 ppr L: FG=output 3 ppr *ppr: one pulse per one electrical angle                                      |
| 28       | V <sub>refout</sub> | Reference voltage output             | 5 V (typ.), 35 mA (max), Connecting a capacitor for voltage stability.                                                                                                                        |
| 29       | SS                  | Switch for commutation waveform      | This pin has a pull-down resistor. (100 kΩ) H: Wide-angle commutation (150° commutation) L: Sine-wave PWM drive (180° commutation)                                                            |
| 26       | CW/CCW              | Forward/Reverse switching input      | This pin has a pull-down resistor. (100 k $\Omega$ ) H: Forward L: Reverse                                                                                                                    |
| 27       | ldc                 | Current limit input                  | This pin has a pull-up resistor. (200 k $\Omega$ ) DC link input Reference potential of 0.5 V. This pin has a RC filter ( $\approx$ 1 $\mu$ s) and a digital filter ( $\approx$ 0.6 $\mu$ s). |
| 6        | SGND                | Ground pin                           | Signal ground. Connect with PGND and EPAD pin.                                                                                                                                                |
| 23       | VREG                | Reference voltage output             | 7 V (typ.), 30 mA (max). Connecting a capacitor for voltage stability.                                                                                                                        |
| 25       | V <sub>CC</sub>     | Power supply pin for the power stage | 15 V (typ.)                                                                                                                                                                                   |
| 22       | PGND                | Ground pin                           | Power ground Connect with SGND and EPAD pin.                                                                                                                                                  |
| 17       | U                   | U-phase output pin                   | _                                                                                                                                                                                             |
| 16       | BSU                 | Bootstrap supply (phase U)           | For connecting a bootstrap capacitor to the U-phase output.                                                                                                                                   |
| 19       | IS1                 | U-phase IGBT emitter                 | For connecting a detecting resistor for motor coil current to the PGND pin.                                                                                                                   |
| 18       | IS2                 | V-phase IGBT emitter                 | For connecting a detecting resistor for motor coil current to the PGND pin.                                                                                                                   |
| 15       | BSV                 | Bootstrap supply (phase V)           | For connecting a bootstrap capacitor to the V-phase output.                                                                                                                                   |
| 14       | V                   | V-phase output pin                   | _                                                                                                                                                                                             |
| 11       | V <sub>BB</sub>     | High-voltage power supply pin        | Power supply pin for driving a motor.                                                                                                                                                         |
| 13       | BSW                 | Bootstrap supply (phase W)           | For connecting a bootstrap capacitor to the W-phase output.                                                                                                                                   |
| 12       | W                   | W-phase output pin                   | _                                                                                                                                                                                             |
| 10       | IS3                 | W-phase IGBT emitter                 | For connecting a detecting resistor for motor coil current to the PGND pin.                                                                                                                   |
| 20/21/24 | NC                  | Non connection pin                   | _                                                                                                                                                                                             |
|          |                     | ł                                    | This pin is connected with die pad on surface.                                                                                                                                                |



# **Input/Output Equivalent Circuits**

Equivalent circuit diagrams may be partially omitted or simplified for explanatory purposes.

| Pin                             | Input/Output Signal                                                                                                                | Internal Circuit                                                 |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| HUP<br>HUM<br>HVP<br>HVM<br>HWP | Analog / Digital  Hysteresis: ±7.5 mV (typ.)  Digital filter time constant: 1.6 µs (typ.)                                          | V <sub>refout</sub> V <sub>refout</sub>                          |
| V <sub>SP</sub>                 | Analog V <sub>SP</sub> voltage range: 0 to 10 V Internal pull-down resistor: 150 kΩ                                                | Vrefout  Vrefout  Vrefout  Vrefout  Vrefout                      |
| cw/ccw<br>ss                    | Digital L: 0.8 V (max) H: V <sub>refout</sub> - 1 V (min) Internal pull-down resistor: 100 kΩ                                      | V <sub>refout</sub> Cy 001                                       |
| LA                              | Analog  LA voltage range: 0 to 5.0 V  Internal pull-down resistor: 200 kΩ                                                          | Vrefout  100 kΩ  Q  W  Q  M  M  M                                |
| ldc                             | Analog  Analog filter time constant: 1.0 μs (typ.)  Digital filter time constant: 0.6 μs (typ.)  Internal pull-up resistor: 200 kΩ | Vrefout Vrefout  ON 200 kΩ  ON 200 kΩ  ON 200 kΩ  ON 200 kΩ      |
| FGC                             | Digital L: 0.8 V (max) M: 2.0 V(min), 3.0 V(max) H: V <sub>refout</sub> - 1 V (min) Internal pull-down resistor: 100 kΩ            | V <sub>refout</sub> 50 kΩ  W  T  T  T  T  T  T  T  T  T  T  T  T |



| Pin                              | Input/Output Signal                                                                | Internal Circuit |
|----------------------------------|------------------------------------------------------------------------------------|------------------|
| FG                               | Digital  Push-pull output: ±2 mA (max)  FGC=H: 1 ppr  FGC=M: 2.4 ppr  FGC=L: 3 ppr | Vrefout Vrefout  |
| U<br>V<br>W<br>IS1<br>IS2<br>IS3 | U,V,W-phase output pin<br>U,V,W-phase IGBT emitter pin                             | V <sub>BB</sub>  |



## **Absolute Maximum Ratings (Ta = 25°C)**

| Characteristics            | Symbol              | Rating                                     | Unit |
|----------------------------|---------------------|--------------------------------------------|------|
| Dowar aupply voltage       | $V_{BB}$            | 500                                        | V    |
| Power supply voltage       | V <sub>CC</sub>     | 18                                         | V    |
| Input voltage              | V <sub>in (1)</sub> | - 0.3 to V <sub>CC</sub> (Note 1)          | V    |
| input voitage              | V <sub>in (2)</sub> | - 0.3 to V <sub>refout</sub> +0.3 (Note 2) | V    |
| Output current (DC)        | lout                | 2                                          | Α    |
| Output current (pulse 1ms) | loutp               | 3 (Note 3)                                 | Α    |
| VREG current               | I <sub>reg</sub>    | 30                                         | mA   |
| Vrefout current            | I <sub>refout</sub> | 35                                         | mA   |
| Power dissipation          | PD                  | 35 (Note 4)                                | W    |
| Operating temperature      | T <sub>opr</sub>    | - 30 to 115 (Note 5)                       | °C   |
| Storage temperature        | T <sub>stg</sub>    | - 55 to 150                                | °C   |

Note: Absolute maximum ratings

The maximum rating is the rating that should never be exceeded, even for a shortest of moments. If the maximum rating is exceeded, it could result in damage and/or deterioration of the IC as well as other devices beside the IC. Regardless of the operating conditions, please design so that the maximum rating is never exceeded. Please use within the specified operating range.

Note 1:  $V_{in}$  (1) pin:  $V_{SP}$  and LA

Note 2:  $V_{in}$  (2) pin: HUP, HUM, HVP, HVM, HWP, HWM, SS, FGC, CW/CCW, and  $I_{dc}$ .

Note 3: Apply pulse

Note 4: Package thermal resistance ( $\theta$  j-c = 1°C/W) with an infinite heat sink at Ta = 25°C

Note 5: The operating temperature range is determined according to the 'PD MAX - Ta characteristics'.

## **Operating Conditions (Ta = 25°C)**

| Characteristics       | Symbol           | Min            | Тур. | Max           | Unit |  |
|-----------------------|------------------|----------------|------|---------------|------|--|
| Dower cumply yeltogo  | $V_{BB}$         | 50             | 280  | 450           | V    |  |
| Power supply voltage  | V <sub>CC</sub>  | 13.5           | 15   | 16.5          |      |  |
| Oscillation frequency | fosc             | 3.5            | 5    | 6.4           | MHz  |  |
| Output current        | lout             | _              | _    | 2             | Α    |  |
| Operating temperature | T <sub>opr</sub> | - 30<br>(Note) | _    | 115<br>(Note) | °C   |  |

Note: The operating temperature range is determined according to the 'PD MAX - Ta characteristics'.

7

2018-02-02



# **Power Dissipation**



- (1) Infinite heat sink : Rθj-c = 1°C/W
- (2) Mounting on PCB (74.2  $\times$  114.3  $\times$  1.6 mm, Cu20%), heat sink (10  $\times$  10  $\times$  1 mm, Cu) : R $\theta$ j-a = 21°C/W
- (3) Mounting on PCB without heat sink (74.2  $\times$  114.3  $\times$  1.6 mm, Cu20%) : R0j-a = 37°C/W
- (4) IC only : Rθj-a = 68°C/W



# **Electrical Characteristics (Ta = 25°C)**

| Characteristics Symbol           |                      | Symb                            | ol     | Test Condition                                                                             |                        | Min                 | Тур.   | Max                 | Unit |
|----------------------------------|----------------------|---------------------------------|--------|--------------------------------------------------------------------------------------------|------------------------|---------------------|--------|---------------------|------|
| Current dissipation              | 2                    | I <sub>BB</sub>                 |        | V <sub>BB</sub> = 450 V                                                                    |                        | _                   |        | 0.5                 | mΔ   |
| Surrem dissipation               | 1                    | Icc                             |        | V <sub>CC</sub> = 15 V                                                                     | V <sub>CC</sub> = 15 V |                     | 5      | 10                  | mA   |
| Current consumption of bootstrap |                      | I <sub>BS (O</sub>              | N)     | V <sub>BS</sub> = 15 V, high-side ON                                                       |                        | _                   | 210    | 410                 | μA   |
|                                  |                      | I <sub>BS</sub> (O              | FF)    | V <sub>BS</sub> = 15 V, high-side OFF                                                      |                        | _                   | 180    | 370                 | μΛ   |
|                                  |                      | I <sub>IN(L</sub>               | A)     | Vin = 5 V, LA                                                                              |                        | _                   | 25     | 50                  |      |
| Input current                    |                      | I <sub>IN(</sub> V <sub>S</sub> | P)     | Vin = 5 V, V <sub>SP</sub>                                                                 |                        | _                   | 35     | 70                  | μA   |
| npat carront                     |                      | I <sub>IN(Ide</sub>             | c)     | Vin = GND, I <sub>dc</sub>                                                                 |                        | _                   | -25    | -50                 | μ, , |
|                                  |                      | I <sub>IN(1</sub>               | )      | Vin = 5 V, CW/CCW, FGC, SS                                                                 |                        | _                   | 50     | 100                 |      |
|                                  |                      | V <sub>IN1</sub>                | Н .    | cw/ccw, ss                                                                                 |                        | V <sub>refout</sub> | _      | V <sub>refout</sub> | V    |
|                                  |                      |                                 | L      |                                                                                            |                        | 0                   | _      | 0.8                 |      |
|                                  |                      |                                 | Н      | FGC                                                                                        |                        | 2                   | _      | V <sub>refout</sub> | V    |
|                                  |                      | V <sub>IN2</sub>                | M<br>L | FGC                                                                                        |                        | 0                   |        | 3<br>1              | V    |
|                                  |                      |                                 | Т      | Test mode for motor shipping SS=H                                                          |                        | 8.2                 | _      | 10                  |      |
|                                  |                      | V <sub>SP(H)</sub>              | Н      | PWM ON duty 95%<br>SS=H                                                                    |                        | 5.1                 | 5.4    | 5.7                 | V    |
| Input voltage                    |                      |                                 | М      | Refresh → Start motor operation, SS=H                                                      |                        | 1.8                 | 2.1    | 2.4                 |      |
|                                  |                      |                                 | L      | $\begin{array}{c} \text{Turned-off} \rightarrow \text{Refresh} \\ \text{SS=H} \end{array}$ |                        | 0.7                 | 1.0    | 1.3                 |      |
|                                  |                      | V <sub>SP(L)</sub>              | Т      | Test mode for motor shipping SS=L                                                          |                        | 8.2                 | _      | 10                  | V    |
|                                  |                      |                                 | Н      | PWM ON duty 92%<br>SS=L                                                                    |                        | 5.1                 | 5.4    | 5.7                 |      |
|                                  |                      |                                 | М      | Refresh → Start motor operation, SS=L                                                      |                        | 1.8                 | 2.1    | 2.4                 | ľ    |
|                                  |                      |                                 | ш      | $\begin{array}{c} Turned\text{-off} \to Refresh \\ SS\text{=}L \end{array}$                |                        | 0.7                 | 1.0    | 1.3                 |      |
| PWM oscillation fr               | equency              | F <sub>C (20</sub>              | 0)     | OSC/R = 68 kΩ                                                                              |                        | 18                  | 20     | 22                  | kHz  |
| (Carrier frequency               | ')<br>               | F <sub>C (18</sub>              | •      | OSC/R = 75 kΩ                                                                              |                        | 16.2                | 18     | 19.8                | KIIZ |
|                                  |                      | TONT                            |        | TR=0.01 µF Driving time                                                                    | (Note)                 | 3.33                | 5      | 8.33                | s    |
| Motor lock detection             | on                   | TOFF                            |        | TR=0.01 µF Turn off time                                                                   | (Note)                 | 20                  | 30     | 46.15               | S    |
|                                  |                      | FTR                             | !      | TR=0.01 µF frequency                                                                       |                        | 65                  | 100    | 150                 | Hz   |
|                                  |                      | T <sub>LAH</sub> (              | (0)    | LA = 0 V or Open, Hall IN = 100 Hz<br>SS=H                                                 |                        | _                   | 0      | _                   |      |
| _ead angle offset                | (LA)                 | T <sub>LAH(2</sub>              | 2.5)   | LA = 2.5 V, Hall IN = 100 Hz<br>SS=H                                                       |                        | 11.25               | 15     | 18.75               | 0    |
|                                  |                      | T <sub>LAH</sub>                | (5)    | LA = 5 V, Hall IN = 100 Hz<br>SS=H                                                         |                        | 26.25               | 28.125 | _                   |      |
|                                  |                      | T <sub>LAL(</sub>               | 0)     | LA = 0 V or Open, Hall IN = 100 Hz<br>SS=L                                                 |                        | _                   | 0      | _                   |      |
| Lead angle offset                |                      | T <sub>LAL (2</sub>             | 2.5)   | LA = 2.5 V, Hall IN = 100 Hz<br>SS=L                                                       |                        | 26                  | 30     | 33                  | 0    |
|                                  |                      | T <sub>LAL</sub> (              | (5)    | LA = 5 V, Hall IN = 100 Hz<br>SS=L                                                         |                        | 52                  | 57     | 60                  |      |
|                                  | Input<br>sensitivity | Vs                              |        | Difference input                                                                           |                        | 40                  |        | _                   | mVpp |
| Hall device input                | In-phase             | V <sub>W</sub>                  |        | _                                                                                          |                        | 0.5                 | _      | 4.0                 | V    |
| Hall device input                | range                | <u> </u>                        |        |                                                                                            |                        |                     |        |                     |      |



| Hall IC input                        | V <sub>IN4</sub>     | Н                                                                | HUP, HVP, HWP:<br>HUM, HVM, HWM = Vrefout/2                           | V <sub>refout</sub><br>- 1 | _    | V <sub>refout</sub> | ٧  |
|--------------------------------------|----------------------|------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------|------|---------------------|----|
|                                      |                      | L                                                                | TIOW, TIVW, TIVW - VIEIOUVZ                                           |                            | _    | 0.8                 |    |
| Current detection                    | V <sub>d</sub>       | С                                                                | I <sub>dc</sub>                                                       | 0.475                      | 0.5  | 0.525               | V  |
|                                      | $V_{FG}$             | (H)                                                              | I <sub>OUT</sub> = 2 mA FG                                            | 4                          | _    | _                   |    |
|                                      | $V_{FG}$             | (L)                                                              | I <sub>OUT</sub> = -2 mA FG                                           | _                          | _    | 1                   |    |
| Output voltage                       | V <sub>refo</sub>    | out1                                                             | I <sub>OUT</sub> = 15 mA V <sub>refout</sub>                          | 4.7                        | 5.0  | 5.3                 | V  |
|                                      | V <sub>refo</sub>    | out2                                                             | I <sub>OUT</sub> = 35 mA V <sub>refout</sub>                          | 4.5                        | 5.0  | 5.3                 |    |
|                                      | VRE                  | EG                                                               | I <sub>OUT</sub> = 30 mA VREG                                         | 6.5                        | 7    | 7.5                 |    |
| Output paturated valtage             | V <sub>CEs</sub>     | V <sub>CEsat</sub> H V <sub>CC</sub> = 15 V, IC = 1 A, High side |                                                                       | _                          | 2.3  | 3.2                 | V  |
| Output saturated voltage             | V <sub>CEsat</sub> L |                                                                  | V <sub>CC</sub> = 15 V, IC = 1 A, Low side                            | _                          | 2.3  | 3.2                 | V  |
| Famuurd valtage of FDD               | V <sub>F</sub> H     |                                                                  | I <sub>F</sub> = 1 A, High side                                       | _                          | 2.1  | 3.1                 | V  |
| Forward voltage of FRD               | V <sub>F</sub> L     |                                                                  | I <sub>F</sub> = 1 A, Low side                                        | _                          | 2.1  | 3.1                 | V  |
| Forward voltage of BSD               | V <sub>F (B</sub>    | SD)                                                              | I <sub>F</sub> = 500 μA                                               | _                          | 0.9  | 1.2                 | V  |
| Thermal shutdown threshold           | TS                   | D                                                                | (Nicto.)                                                              | 135                        | _    | 185                 | °C |
| mermai shuldown threshold            | TSD                  | hys                                                              | (Note)                                                                | _                          | 50   | _                   |    |
| V <sub>CC</sub> Undervoltage lockout | Vcc                  | (H)                                                              | Undervoltage positive-going threshold                                 | 10.5                       | 11.5 | 12.5                | ., |
| (Driver)                             | V <sub>CC</sub>      | (L)                                                              | Undervoltage negative-going threshold                                 | 10                         | 11   | 12                  | V  |
| V <sub>BS</sub> Undervoltage lockout | V <sub>BS</sub>      | (H)                                                              | Undervoltage positive-going threshold                                 | 8.5                        | 9.5  | 10.5                | ., |
| (Driver)                             | V <sub>BS</sub>      | (L)                                                              | Undervoltage negative-going threshold                                 | 8                          | 9    | 9.5                 | V  |
| Output dalay time                    | toı                  | n                                                                | V <sub>BB</sub> = 280 V, V <sub>CC</sub> = 15 V, I <sub>C</sub> = 1 A | _                          | 1.2  | 3                   |    |
| Output delay time                    | tot                  | ff                                                               | V <sub>BB</sub> = 280 V, V <sub>CC</sub> = 15 V, I <sub>C</sub> = 1 A | _                          | 1    | 3                   | μs |
| Input delay time                     | T <sub>D</sub>       | С                                                                | I <sub>dc</sub> (f <sub>osc</sub> = 5 MHz)                            | _                          | 3.5  | _                   | μs |
| FRD reverse recovery time            | t <sub>ri</sub>      | r                                                                | V <sub>BB</sub> = 280 V, V <sub>CC</sub> = 15 V, I <sub>C</sub> = 1 A | _                          | 150  | _                   | ns |

Note: No shipping inspection.



### **Functional Description**

#### 1. Basic Operation

The motor is driven by 120° commutation at startup. When the hall signal detects the motor rotating at the frequency of 1 Hz or higher, the rotor position is estimated and the motor is driven with the lead angle based on the LA input voltage.

From start to 1 Hz: Driven by square wave (120° commutation)

chart), it is driven by 120° commutation (lead angle is 0°).

1 Hz or higher: Driven by sine-wave PWM (180° commutation) or wide-angle commutation

(150° commutation)

When fosc = 5 MHz, approx. 1 Hz.

\*: When f is 1 Hz or higher, the motor is driven by the command of the LA pin.

When f is 1 Hz or less or the motor is driven with reverse rotation direction (according to the timing

Driven system (sine-wave PWM or wide-angle commutation) can be switched by the SS pin. Setting of lead angle is different between these driving systems.

| SS | Driving system                            | Lead angle          |
|----|-------------------------------------------|---------------------|
| L  | Sine-wave PWM drive (180° commutation)    | 0 to 58° / 32 steps |
| Н  | Wide-angle commutation (150° commutation) | 0 to 28° / 16 steps |

### 2. Voltage Command (V<sub>SP</sub>) Signal and Bootstrap Voltage Regulation

#### SS=L

(1) When  $V_{SP} \le 1.0 \text{ V}$ :

The commutation signal outputs are disabled (i.e., gate protection is activated).

(2) When  $1.0 \text{ V} < \text{V}_{SP} \le 2.1 \text{ V}$ :

The low-side transistors are turned on at a regular (PWM carrier) frequency. (ON duty: 18/fosc)

(3) When  $2.1 \text{ V} < \text{V}_{SP} \le 7.3 \text{ V}$ :

During sine-wave PWM drive, the commutation signals directly appear externally. During square-wave drive, the low-side transistors are forced on at a regular (PWM carrier) frequency. (ON duty: 18/fosc)

In stop state (Forward: 1Hz or less, Reverse: 5 Hz or less), commutation signals are outputted after  $V_{SP}$  ( $V_{SP} > 2.1$  V) is inputted and the refresh function operates for 1.5ms (typ.). In operation state (Forward: more than 1Hz, Reverse: more than 5 Hz), commutation signals are outputted after  $V_{SP}$  ( $V_{SP} > 2.1$  V) is inputted.

Note: In startup, low-side transistor should be turned on  $(1.0 \text{ V} < \text{V}_{SP} \le 2.1 \text{ V})$  for a certain period to charge gate power supply of high-side transistors.

(4) When  $8.2 \text{ V} \leq \text{V}_{SP} \leq 10 \text{ V}$  (test mode for motor shipping):

The TB67B000FG drives in sine-wave drive mode with lead angle of zero. However, it drives in square-wave mode in detecting reverse rotation.

When VSP reaches 7.9 V (typ.), lead angle switches to zero.

The PWM duty cycle is calculated as PWM carrier period  $\times$  92% (typ.) and kept the constant value at the following condition; 5.4 V (typ.)  $\leq$  Vsp.





#### SS=H

(1) When  $V_{SP} \le 1.0 \text{ V}$ :

The commutation signal outputs are disabled (i.e., gate protection is activated).

(2) When  $1.0 \text{ V} < \text{V}_{SP} \le 2.1 \text{ V}$ :

The low-side transistors are turned on at a regular frequency (PWM carrier frequency). (ON duty: 18/fosc)

(3) When  $2.1 \text{ V} < \text{V}_{SP} \le 7.3 \text{ V}$ :

During wide-angle commutation, the commutation signals directly appear externally. During square-wave drive, the low-side transistors are forced on at a regular (PWM carrier) frequency. (ON duty: 18/fosc)

In stop state (Forward: 1Hz or less, Reverse: 5 Hz or less), commutation signals are outputted after  $V_{SP}$  ( $V_{SP} > 2.1$  V) is inputted and the refresh function operates for 1.5 ms (typ.). In operation state (Forward: more than 1Hz, Reverse: more than 5 Hz), commutation signals are outputted after  $V_{SP}$  ( $V_{SP} > 2.1$  V) is inputted.

Note: In startup, low-side transistor should be turned on  $(1.0 \text{ V} \leq \text{Vsp} \leq 2.1 \text{ V})$  for a certain period to charge gate power supply of high-side transistors.

(4) When  $8.2 \text{ V} \leq \text{V}_{SP} \leq 10 \text{ V}$  (test mode for motor shipping):

The TB67B000FG drives in wide-angle commutation mode with lead angle of zero. However, it drives in square-wave mode in detecting reverse rotation.

When VSP reaches 7.9 V (typ.), lead angle switches to zero.

The PWM duty cycle is calculated as PWM carrier period  $\times$  95% (typ.) and kept the constant value at the following condition; 5.4 V (typ.)  $\leq$  V<sub>SP</sub>.



\*: Maximum ON duty: Ton = 95% (typ.) when  $V_{SP} = 5.4 \text{ V}$  (typ.) Minimum ON duty: Ton = 2.4% (typ.) when  $V_{SP} = 2.1 \text{ V}$  (typ.).

Ex.: When  $f_{osc} = 5$  MHz, maximum ON time = 48  $\mu s$  (typ.) ( $f_c = 19.8$  kHz) minimum ON time = 1.2  $\mu s$  (typ.) ( $f_c = 19.8$  kHz)

12



#### 3. Dead Time Insertion (cross conduction protection)

To prevent a short-circuit between low-side and high-side power devices during sine-wave PWM drive, a dead time is digitally inserted between the turn-on of one side and the turn-off of the other side. (The dead time is also implemented at the full duty cycle during square-wave drive.)



When input voltage (V<sub>SP</sub>) is more than 2.1 V and the hall signal frequency is 1 Hz or less, the upper phase (UH, VH, and WH) operates PWM drives (according to V<sub>SP</sub>) with 120° commutation. And the lower phase (UL, VL, and WL) operates with 120° commutation. It refreshes in off timing. (In case of reverse direction drive, the operation is the same as forward direction drive.)



T<sub>SP</sub>: Changeable by V<sub>SP</sub>. (The condition in this figure: V<sub>SP</sub> = 5.4 V (typ.)), T<sub>ON</sub> = 18/f<sub>OSC</sub>, Td = 9/f<sub>OSC</sub>.

\*: Lead angle offset (LA pin) is not activated when hall signal frequency is 1 Hz or less. The lead angle is also deactivated in detecting of reverse rotation.

#### 4. Lead Angle Control

The lead angle can be adjusted between 0° and 58° according to the induced voltage level on the LA input.

### SS=L

LA analog input (0 to 5 V in 32 separate steps.)  $0 \text{ V} = 0^{\circ}$   $5 \text{ V} = 58^{\circ}$  (A lead angle of 58° is assumed when the LA voltage exceeds 5 V.)

#### SS=H

LA analog input (0 to 5 V in 16 separate steps).

 $0 \text{ V} = 0^{\circ}$ 

 $5 \text{ V} = 28^{\circ}$  (A lead angle of  $28^{\circ}$  is assumed when the LA voltage exceeds 5 V.)

13

2018-02-02



### 5. PWM Carrier Frequency

The triangular waveform generator provides a carrier frequency of  $f_{\rm osc}/252$  necessary for PWM generation. (The triangular wave is also used to force the switch-on of low-side transistors during square-wave drive.) Carrier frequency:  $F_{\rm C} = f_{\rm osc}/252$  (Hz), where  $f_{\rm osc} = F_{\rm osc}/252$  (Hz) where  $f_{\rm osc} = F_{\rm osc}/252$  (Hz)

### 6. Position Detecting Pin

#### <Hall device input>

VW is 0.5 to 4.0 V in in-phase range. Input hysteresis voltage (VH) is 7.5 mV (typ.).



### <Hall IC input>

Usage conditions: HUP, HVP, and HWP = GND to Vrefout HUM, HVM, and HWM = Vrefout / 2

#### 7. Rotating Pulse Output

The TB67B000FG outputs rotating pulse based on the hall signal. FGC pin can switch one pulse per electrical angle, 3 pulses per electrical angle, or 2.4 pulses per electrical angle. One pulse per electrical angle is generated from the hall signal of U phase. 3 pulses per electrical angle are generated by combining each rising and falling edge of U, V, and W phases.

When the pulse is outputted at 2.4 pulses per electrical angle (FGC=M), FG pin outputs L level under the condition that the direction of motor rotating is forward or reverse at 1 Hz or less. It is outputted regardless of the input voltage of VSP.

| FGC | FG                                                                  |
|-----|---------------------------------------------------------------------|
| Н   | 1 pulse per electrical angle                                        |
| М   | 2.4 pulses per electrical angle (2 pulses per 5/6 electrical angle) |
| L   | 3 pulses per electrical angle                                       |

#### **Timing Chart of FG Signal**





#### 8. Protection-related Functions

#### (1) Overcurrent protection (I<sub>dc</sub> pin)

If the DC-link current exceeds the corresponding internal reference voltage, the gate block is activated and the commutation signals (U, V, and W) are forced off. Overcurrent protection is disabled after every carrier period.

Reference voltage = 0.5 V (typ.)

#### (2) Abnormal hall signal protection

When the hall signals (internal hall amplifier outputs) are all Highs or all Lows, or hall input signals (HUP, HUM, HVP, HVM, HWP, and HWM) are all open, the commutation outputs (U, V, and W) are forced off. When these inputs are then set to any other combination, the commutation outputs are re-enabled.

#### (3) Undervoltage lockout (VCC)

While the power supply voltage is outside the rated range during power-on or power-off, the commutation outputs (U, V, and W) are forced off to stop the motor operation. The motor operation in power recovery is not guaranteed because the state of the circuit becomes unstable by power on sequence.



#### (4) Monitor for V<sub>BS</sub> bootstrap power supply

When VBS power supply falls, high-side of IGBT output is turned off.



#### (5) Thermal shutdown circuit

When the IC temperature rises high abnormally because of internal or external heat generation, all outputs of IGBT are tuned off.

15

$$T_{SD} = 135$$
°C (min),  $185$ °C (max)  $T_{SDhys} = 50$ °C (typ.)

Recovery temperature after TSD is activated: TSD -TSDhys



#### 9. Motor-lock Detection

When hall signal detects below state, intermitted operation (drive period: stop period = 1: 6) is repeated.

#### <Description of motor-lock detection>

When Vsp exceeds 2.1 V, the detection period starts. In this time, the counter for the motor lock detection starts counting. When direction of the motor rotation corresponds to the pin configuration (forward direction: sine-wave PWM mode or wide-angle commutation mode), lock detection is activated with 120° commutation (square-wave drive) under the condition that frequency of the hall signal is about 1 Hz or less (when fosc = 5 MHz).

When direction of motor rotation is opposed against pin setting direction (reverse direction: reverse hall input in  $120^{\circ}$  commutation mode), lock detection is activated under the condition that frequency of the hall signal is about 5 Hz or less (when  $f_{\rm osc} = 5$  MHz).

When lock detection enables, operation is turned off (output drive is OFF) during stop period.

When VSP is set 1.0 V or less, counter is reset and the stop mode is released. Then, when VSP is set 2.1 V or more again, counter starts counting from the initial state.

| Table of lock detection |                            |                            |          |  |  |  |
|-------------------------|----------------------------|----------------------------|----------|--|--|--|
|                         | V <sub>SP</sub> pin        | V <sub>SP</sub> pin ≤2.1V  |          |  |  |  |
| CW/CCW pin              | Direction of n             | notor rotation             |          |  |  |  |
|                         | CW                         | CCW                        | _        |  |  |  |
|                         | Hall ≤ 1 Hz                | Hall ≤ 5 Hz                |          |  |  |  |
| H (CW)                  | (Rotating direction:       | (Rotating direction:       | Inactive |  |  |  |
|                         | set of CW/CCW pin = motor) | set of CW/CCW pin ≠ motor) |          |  |  |  |
|                         | Hall ≤ 5 Hz                | Hall ≤ 1 Hz                |          |  |  |  |
| L (CCW)                 | (Rotating direction:       | (Rotating direction:       | Inactive |  |  |  |
|                         | set of CW/CCW pin ≠ motor) | set of CW/CCW pin = motor) |          |  |  |  |

Table of lock detection



<Setting method>

Detection period and output-off period can be determined by an external capacitor (C<sub>1</sub>) of TR pin.

·Setting period

Drive period Ton[s] =C1× (VH-VL) × 2/I × 500 counts

Stop period Toff[s] =C1× (VH-VL) × 2/I × 3000 counts (Note 1)

- Ex.: When C1 = 0.01  $\mu$ F, I = 3  $\mu$ A (typ.), VH= 2 V (typ.) and VL= 0.5 V (typ.), and then Ton[s] =5 s (typ.) and Toff[s] =30 s (typ.).
  - Note 1: Bootstrap capacitor does not charge (refresh) during stop period. To charge bootstrap capacitor in recovery, VSP should be set by voltage command input as follows;  $1.0~{\rm V} < {\rm VSP} \le 2.1~{\rm V}.$
  - Note 2: When TR pin is open, the operation moves to stop mode (drive output OFF) by open detection.
  - Note 3: Counter is not activated by applying fixed voltage (GND) to the TR pin. Then, the drive mode can be continued because the motor lock detection is turned off.



# **Timing Chart**

| CW/CCW | SS | Hall input (frequency) | Drive method                              | No. |
|--------|----|------------------------|-------------------------------------------|-----|
|        |    | CW (1 Hz or less)      | Square-wave drive (120° commutation)      | 5   |
|        | Н  | CW (1 Hz or higher)    | Wide-angle commutation (150° commutation) | 3   |
|        | "  | ccw                    | Square-wave drive (120° commutation)      | 6   |
| Н      |    | CW (1 Hz or less)      | Square-wave drive (120° commutation)      | 5   |
|        | L  | CW (1 Hz or higher)    | Sine-wave PWM drive (180° commutation)    | 1   |
|        | _  | ccw                    | Square-wave drive (120° commutation)      | 6   |
|        | Н  | CW                     | Square-wave drive (120° commutation)      | 8   |
|        | П  | CCW (1 Hz or less)     | Square-wave drive (120° commutation)      | 7   |
| ,      |    | CCW (1 Hz or higher)   | Wide-angle commutation (150° commutation) | 4   |
| L      |    | CW                     | Square-wave drive (120° commutation)      | 8   |
|        | L  | CCW (1 Hz or less)     | Square-wave drive (120° commutation)      | 7   |
|        |    | CCW (1 Hz or higher)   | Sine-wave PWM drive (180° commutation)    | 2   |



Timing Chart 1: Output waveform of sine-wave PWM drive (CW/CCW = H, SS = L, LA = GND, Non-inverted hall signal inputs)



Note: The above timing chart is simplified to illustrate the function and behavior of the device.



# Timing Chart 2: Output waveform of sine-wave PWM drive (CW/CCW = L, SS = L, LA = GND, Inverted hall signal inputs)



Note: The above timing chart is simplified to illustrate the function and behavior of the device.

19



# Timing Chart 3: Output waveform of wide-angle commutation (CW/CCW = H, SS = H, LA = GND, Non-inverted hall signal inputs)



Note: The above timing chart is simplified to illustrate the function and behavior of the device.



# Timing Chart 4: Output waveform of wide-angle commutation (CW/CCW = L, SS = H, LA = GND, Inverted hall signal inputs)



Note: The above timing chart is simplified to illustrate the function and behavior of the device.

21

 $\frac{V_{\mbox{\footnotesize{BB}}}}{2}$  indicates the high-impedance state.



# Timing Chart 5: Output waveform of square-wave drive (CW/CCW = H, LA = GND, Non-inverted hall signal inputs)



Note: The above timing chart is simplified to illustrate the function and behavior of the device.



# Timing Chart 6: Output waveform of square-wave drive (CW/CCW = H, LA = GND, Inverted hall signal inputs)



Note: The above timing chart is simplified to illustrate the function and behavior of the device.



# Timing Chart 7: Output waveform of square-wave drive (CW/CCW = L, LA = GND, Inverted hall signal inputs)



Note: The above timing chart is simplified to illustrate the function and behavior of the device.



# Timing Chart 8: Output waveform of square-wave drive (CW/CCW = L, LA = GND, Non-inverted hall signal inputs)



Note: The above timing chart is simplified to illustrate the function and behavior of the device.

TB67B000FG



Utmost care is necessary in the design of board layout since the IC may be destroyed and cause smoke or ignition by short-circuiting between outputs, air contamination faults, or faults due to improper grounding, or by short-circuiting between contiguous pins. Specially, in the design of the output, VBB, U, V, W, IS1, IS2, IS3, BSU, BSV, BSW and GND lines which have high voltage and high current, utmost care is necessary. Add overcurrent protection such as a fuse not to allow large current continuing to flow in case of over current generation or IC breakdown.



#### **External Parts**

| Symbol                                            | Purpose                                    | Recommended value       | Note     |  |
|---------------------------------------------------|--------------------------------------------|-------------------------|----------|--|
| R <sub>1</sub>                                    | Internal clock generation                  | 68 kΩ                   | (Note 1) |  |
| C <sub>1</sub>                                    | Motor lock detection                       | 10 V / 0.01 μF          | (Note 2) |  |
| C <sub>2</sub>                                    | V <sub>refout</sub> oscillation protection | 10 V / 0.1 μF to 1.0 μF | (Note 3) |  |
| C <sub>3</sub>                                    | VPEC nower aupply stability                | 25 V / 1 μF             | (Note 3) |  |
| C <sub>4</sub>                                    | VREG power supply stability                | 25 V / 1000 pF          | (Note 3) |  |
| C <sub>5</sub>                                    | Noise absorber                             | 10 V / 1000pF           | (Note 4) |  |
| R <sub>2</sub>                                    | Noise absorber                             | 5.1 kΩ                  | (Note 4) |  |
| R <sub>3</sub>                                    | Overcurrent detection                      | 0.62 Ω ± 1% (1 W)       | (Note 5) |  |
| C <sub>6</sub>                                    | Voo nowor supply stability                 | 25 V / 10 μF            | (Note 3) |  |
| C <sub>7</sub>                                    | V <sub>CC</sub> power supply stability     | 25 V / 0.1 μF           | (Note 3) |  |
| C <sub>8</sub> , C <sub>9</sub> , C <sub>10</sub> | Bootstrap capacitor                        | 25 V / 2.2 μF           | (Note 6) |  |

- Note 1: For carrier frequency and dead time, determine the resistor to set the oscillation frequency of  $6.4~\mathrm{MHz}$  or less.
- Note 2: This component sets the output stop period and output drive period of motor lock detection. When this function is not used, connect it to GND. As for detailed descriptions, please refer to the section of "Motor-lock Detection" in this document.
- Note 3: This component is used as a capacitor for power supply stability. Adjust it to the application environment as required. In mounting, place it as close as possible to the base of the leads of this product to improve the noise elimination.
- Note 4: These components are used as a low-pass filter for noise absorption. Test to confirm noise filtering, then determine its constant number.
- Note 5: This component is used to set the value for overcurrent detection.  $I_{out}$  (max) =  $V_{dc}$  /  $R_3$  ( $V_{dc}$  = 0.5 V (typ.))
- Note 6: The required bootstrap capacitance value varies depending on the motor drive conditions. The voltage stress for the capacitor equals to the value of  $V_{\rm CC}$ .



## **Package Dimensions**

P-HSSOP34-0918-0.80-001

Unit: mm











Weight: 0.74g (typ.)

Note: Die pad on the package surface and EPAD pin (a pin number is 1.) are connected. When using the heat sink, handle it not to short with the IC pins.

Note: Die pad on the package surface and each lead pin may have burr made of mold resin. It has no influence on the product's characteristics to use.



#### **Notes on Contents**

#### 1. Block Diagrams

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

#### 2. Equivalent Circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

#### 3. Timing Charts

Timing charts may be simplified for explanatory purposes.

#### 4. Application Circuits

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage.

Providing these application circuit examples does not grant a license for industrial property rights.

#### 5. Test Circuits

Components in the test circuits are used only to obtain and confirm the device characteristics. These components and circuits are not guaranteed to prevent malfunction or failure from occurring in the application equipment.

## IC Usage Considerations Notes on handling of ICs

- [1] The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.
  - Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
- [2] Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- [3] If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition.
  - Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.
- [4] Do not insert devices in the wrong orientation or incorrectly.
  - Make sure that the positive and negative terminals of power supplies are connected properly.
  - Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
  - In addition, do not use any device that is applied the current with inserting in the wrong orientation or incorrectly even just one time. Utmost care is necessary in the design of board layout since the IC may be destroyed and cause smoke or ignition by short-circuiting between outputs, air contamination faults, or faults due to improper grounding, or by short-circuiting between contiguous pins. Specially, in the design of the output, V<sub>BB</sub>, U, V, W, IS1, IS2, IS3, BSU, BSV, BSW, and GND lines which have high voltage and high current, utmost care is necessary.
- [5] Die pad on surface and PGND is connected.
  - Die pad on the package surface and EPAD pin (a pin number is 1.) are connected. When using the heat sink, handle it not to short with the IC terminals. When applying the different potential with GND level to the heat sink, insulate with die pad and the heat sink.



#### Points to remember on handling of ICs

#### (1) Over current Protection Circuit

Over current protection circuits (referred to as current limiter circuits) do not necessarily protect ICs under all circumstances. If the over current protection circuits operate against the over current, clear the over current status immediately.

Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the over current protection circuit to not operate properly or IC breakdown before operation. In addition, depending on the method of use and usage conditions, if over current continues to flow for a long time after operation, the IC may generate heat resulting in breakdown.

#### (2) Thermal Shutdown Circuit

Thermal shutdown circuits do not necessarily protect ICs under all circumstances. If the thermal shutdown circuits operate against the over temperature, clear the heat generation status immediately.

Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the thermal shutdown circuit to not operate properly or IC breakdown before operation.

#### (3) Heat Radiation Design

In using an IC with large current flow such as power amp, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature  $(T_j)$  at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.

#### (4) Back-EMF

When a motor rotates in the reverse direction, stops or slows down abruptly, a current flow back to the motor's power supply due to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond absolute maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.



#### RESTRICTIONS ON PRODUCT USE

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for
  automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or
  explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields.
  IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please
  contact your TOSHIBA sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF
  SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES
  OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION
  AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS
  RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF
  MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of
  Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled
  substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR
  LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.