DATASHEET

## 2G bits DDR3L SDRAM

## D1216ECMDXGJD(I)-U (128M words $x 16$ bits) D1216ECMDXGME(I/Y)-U (128M words $\times 16$ bits)

## Specifications

- Density: 2G bits
- Organization
- 16Mwords x 16 bits $\times 8$ banks
- Package
- 96-ball FBGA
- Lead-free (RoHS compliant) and Halogen-free
- Power supply: 1.35V (Typ)
— VDD, VDDQ $=1.283 \mathrm{~V}$ to 1.45 V
- Backward compatible for VDD, VDDQ $=1.5 \mathrm{~V} \pm 0.075 \mathrm{~V}$
- Data rate
- 2133Mbps/1866Mbps/1600Mbps/1333Mbps (max.)
- Backward compatible
- 2KB page size
- Row address: A0 to A13
- Column address: A0 to A9
- Eight internal banks for concurrent operation
- Burst lengths (BL): 8 and 4 with Burst Chop (BC)
- Burst type (BT):
- Sequential (8, 4 with $B C$ )
- Interleave (8, 4 with BC)
- Programmable /CAS (Read) Latency (CL)
- Programmable /CAS Write Latency (CWL)
- Precharge: auto precharge option for each burst access
- Driver strength: RZQ/7, RZQ/6 (RZQ = 240 $)$
- Refresh: auto-refresh, self-refresh
- Refresh cycles
- Average refresh period
- $7.8 \mu$ s at $-40^{\circ} \mathrm{C} \leq$ Temperature $\leq+85^{\circ} \mathrm{C}$
- $3.9 \mu \mathrm{~s}$ at $+85^{\circ} \mathrm{C} \leq$ Temperature $\leq+105^{\circ} \mathrm{C}$
- Operating Case temperature range
- $0^{\circ} \mathrm{C}$ to $+95^{\circ} \mathrm{C}$ (Commercial Temperature)
- $-40^{\circ} \mathrm{C}$ to $+95^{\circ} \mathrm{C}$ (Industrial Temperature)
- $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ (Automotive Temperature)


## Features

- Double-data-rate architecture: two data transfers per clock cycle
- The high-speed data transfer is realized by the 8 bits prefetch pipelined architecture
- Bi-directional differential data strobe (DQS and /DQS) is transmitted/received with data for capturing data at the receiver
- DQS is edge-aligned with data for READs; centeraligned with data for WRITEs
- Differential clock inputs (CK and /CK)
- DLL aligns DQ and DQS transitions with CK transitions
- Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS
- Data mask (DM) for write data
- Posted /CAS by programmable additive latency for better command and data bus efficiency
- On-Die Termination (ODT) for better signal quality
- Synchronous ODT
- Dynamic ODT
- Asynchronous ODT
- Multi Purpose Register (MPR) for pre-defined pattern read out
- ZQ calibration for DQ drive and ODT
- Automatic self refresh (ASR)
- /RESET pin for Power-up sequence and reset function
- SRT range:
- Normal/extended
- Programmable Output driver impedance control


## Revision History

| Revision No. | History | Release date | Editor | Approved by |
| :---: | :--- | :---: | :---: | :---: |
| $\mathbf{1 . 0}$ | Initial release | Feb 2019 |  |  |
| $\mathbf{1 . 1}$ | Add Data rate 2133 and I-temp | Mar 2019 |  |  |
| $\mathbf{1 . 2}$ | Add P/N and A-temp | Sept 2019 |  |  |
| $\mathbf{1 . 3}$ | Revise file name | Nov 2019 |  |  |
| $\mathbf{1 . 4}$ | Add P/N | Nov 2019 |  |  |
| $\mathbf{1 . 5}$ | Add P/N | Dec 2019 |  |  |
| $\mathbf{1 . 6}$ | Remove x8 and automotive P/N | Sept 2022 |  |  |
| $\mathbf{1 . 7}$ | Revise timings in Table 4 | Nov 2023 | Jona Lee | Knuckles Shih / CK Wang |
| $\mathbf{1 . 8}$ | Add Automotive Temperature | Nov 2023 | Jona Lee | Knuckles Shih / CK Wang |

*Products and specifications discussed herein are for evaluation and reference purposes only and are subject to change by without notice. All information discussed herein is provided on an "as is" basis, without warranties of any kind.

## Ordering Information

| Part Number | Die revision | Organization <br> (words $x$ bits) | Internal <br> Banks | JEDEC speed bin <br> (CL-tRCD-tRP) | Pakage |
| :--- | :---: | :---: | :---: | :---: | :---: |
| D1216ECMDXGJD-U <br> D1216ECMDXGJDI-U | D | $128 \mathrm{M} \times 16$ | 8 | DDR3L-1866 (13-13-13) | $96-$ ball FBGA |
| D1216ECMDXGME-U <br> D1216ECMDXGMEI-U <br> D1216ECMDXGMEY-U D | $128 \mathrm{M} \times 16$ | 8 | DDR3L-2133 (14-14-14) |  |  |

## Part Number



## Pin Configurations

## Pin Configurations ( $\times 16$ configuration)

/xxx indicates active low signal

|  | 96-ball FBGA |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 2 | 7 | 8 | 9 |
| A | $\bigcirc \bigcirc \bigcirc$ VDDQ DQU5 DQU7 | DQU4 |  | $\bigcirc_{\mathrm{Vss}}$ |
| B | $\bigcirc_{\text {VSSQ }}^{\bigcirc} \bigcirc_{\text {VDD }} \bigcirc_{\text {VSS }}$ | IDQSU | DQue | $\bigcirc \bigcirc_{\text {VSSQ }}$ |
| C | VDDQ DQU3 DQU1 | $\bigcirc_{\text {DQSU }}$ | DQU2 | $\bigcirc$ |
| D | $\bigcirc \bigcirc \bigcirc$ <br> VSSQ VDDQ DMU | DQUO | $\bigcirc \bigcirc_{\mathrm{VSSQ}}$ | $\bigcirc_{V D D}$ |
| E | VSS VSSQ DQLo | $\bigcirc$ | $\bigcirc_{\text {vSso }}^{\bigcirc}$ | $\bigcirc_{\text {VDDQ }}$ |
| F | $\bigcirc \bigcirc \bigcirc$ VDDQ DQL2 DQSL | DQL1 | $\bigcirc$ | VSSQ |
| G | $\bigcirc \bigcirc \bigcirc$ VSSQ DQL6 IDQSL | $\bigodot_{V D D}$ | $\bigcirc$ | VSSQ |
| H | $\bigcirc \bigcirc$ VREFDQ VDDQ DQL4 | DQL7 | DQL5 | $\bigcirc$ |
| $J$ | $\bigodot_{N C} \bigodot_{\text {VSS }}$ | $\mathrm{CK}^{\prime}$ | $\bigcirc$ | $\bigcirc$ |
| K | $\bigcirc \bigodot_{\text {ODT }} \bigodot_{\text {VDD }}$ | /CK | $\bigcirc$ | $\widehat{C K E}$ |
| L | $\bigcirc \bigcirc \bigcirc \bigcirc$ | A10(AP |  | $\bigcirc$ |
| M | $\bigcirc_{V S S} \bigcirc_{B A 0} \bigcirc_{B A 2}$ | $\mathrm{NC}$ |  | vss |
| N | $\bigodot_{V D D} \bigodot_{A B}$ | $\bigcirc_{A 12 \mid B C}$ | $\bigcirc$ | $\bigcirc$ |
| P | $\bigodot_{V S S} \bigodot_{A 5}$ | $\bigcirc_{A 1}$ | $\mathrm{A}^{\text {4 }}$ | vss |
| R | VDD A7 A9 | $\bigcirc$ | ${ }_{\text {A6 }}$ | $\bigcirc$ |
| T | VSS IRESET A13 | ${ }_{N C}$ | A8 | VSS |

(Top view)

| Pin | Function |
| :---: | :---: |
| A0 to $\mathrm{A} 13^{* 2}$ | Address inputs A10(AP) : Auto precharge A12(/BC) : Burst chop |
| BA0 to BA2*2 | Bank select |
| DQU0 to DQU7 DQL0 to DQL7 | Data input/output |
| DQSU, /DQSU DQSL, /DQSL | Differential data strobe |
| /CS*2 | Chip select |
| /RAS, /CAS, /WE ${ }^{2}$ | Command input |
| CKE* ${ }^{\text {2 }}$ | Clock enable |
| CK, /CK | Differential clock input |
| DMU, DML | Write data mask |
| ODT*2 | ODT control |


| Pin name | Function |
| :--- | :--- |
| /RESET ${ }^{* 2}$ | Active low asynchronous reset |
| VDD | Supply voltage for internal circuit |
| VSS | Ground for internal circuit |
| VDDQ | Supply voltage for DQ circuit |
| VSSQ | Ground for DQ circuit |
| VREFDQ | Reference voltage for DQ |
| VREFCA | Reference voltage for CA |
| ZQ | Reference pin for ZQ calibration |
| NC $^{+1}$ | No connection |
|  |  |

Notes: 1. Not internally connected with die.
2. Input only pins (address, command, CKE,ODT and /RESET) do not supply termination

## CONTENTS

Specifications ..... 1
Features ..... 1
Revision History ..... 2
Ordering Information ..... 3
Part Number ..... 3
Pin Configurations ..... 4

1. Electrical Conditions ..... 6
1.1 Absolute Maximum Ratings ..... 6
1.2 Operating Temperature Condition ..... 6
1.3 Recommended DC Operating Conditions ..... 7
1.4 IDD and IDDQ Measurement Conditions ..... 8
2. Electrical Specifications ..... 21
2.1 DC Characteristics ..... 21
2.2 Pin Capacitance ..... 23
2.3 Standard Speed Bins ..... 24
3. Package Drawing ..... 29
3.1 96-ball FBGA ..... 29

## 1. Electrical Conditions

- All voltages are referenced to VSS (GND)
- Execute power-up and Initialization sequence before proper device operation is achieved.


### 1.1 Absolute Maximum Ratings

Table 1: Absolute Maximum Ratings

| Parameter | Symbol | Rating | Unit | Notes |
| :--- | :--- | :--- | :--- | :--- |
| Power supply voltage | VDD | -0.4 to +1.80 | V | 1,3 |
| Power supply voltage for output | VDDQ | -0.4 to +1.80 | V | 1,3 |
| Input voltage | VIN | -0.4 to +1.80 | V | 1 |
| Output voltage | VOUT | -0.4 to +1.80 | V | 1 |
| Reference voltage | VREFCA | 0.49 to $0.51 \times$ VDD | V | 3 |
| Reference voltage for DQ | VREFDQ | 0.49 to $0.51 \times \mathrm{VDDQ}$ | V | 3 |
| Storage temperature | Tstg | -55 to +100 | ${ }^{\circ} \mathrm{C}$ |  |
| Power dissipation | PD | 1.0 | W | 1 |
| Short circuit output current | IOUT | 50 | mA | 1 |

Notes: 1. Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2. Storage temperature is the case surface temperature on the center/top side of the DRAM.
3. VDD and VDDQ must be within 300 mV of each other at all times; and VREF must be no greater than $0.6 \times$ VDDQ, When VDD and VDDQ are less than 500 mV ; VREF may be equal to or less than 300 mV .
Caution: Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

### 1.2 Operating Temperature Condition

Table 2: Operating Temperature Condition

| Parameter | Rating | Unit | Notes |
| :--- | :--- | :--- | :--- |
| Commercial temperature | 0 to +95 | ${ }^{\circ} \mathrm{C}$ | $1,2,3$ |
| Industrial temperature | -40 to +95 | ${ }^{\circ} \mathrm{C}$ | $1,2,3$ |
| Automotive temperature | -40 to +105 | ${ }^{\circ} \mathrm{C}$ | $1,2,3$ |

Notes: 1. Operating temperature is the case surface temperature on the center/top side of the DRAM.
2. The Normal Temperature Range specifies the temperatures where all DRAM specifications will be supported. During operation, the DRAM temperature must be maintained between $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for commercial temperature, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for industrial/automotive temperature under all operating conditions.
3. Some applications require operation of the DRAM in the Extended Temperature Range between $+85^{\circ} \mathrm{C}$ to $+95^{\circ} \mathrm{C}$ for commercial/industrial operating temperature and $+85^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ for automotive operating temperature. Full specifications are guaranteed in this range, but the following additional conditions apply:
a) Refresh commands must be doubled in frequency, therefore reducing the refresh interval tREFI to $3.9 \mu \mathrm{~s}$. (This double refresh requirement may not apply for some devices.)
b) If Self-refresh operation is required in the Extended Temperature Range, then it is mandatory to either use the Manual Self-Refresh mode with Extended Temperature Range capability (MR2 bit [A6, A7] $=[0,1]$ ) or enable the optional Auto Self-Refresh mode (MR2 bit [A6, A7] $=[1,0]$ ).

### 1.3 Recommended DC Operating Conditions

Table 3-a: Recommended DC Operating Conditions, DDR3L Operation.

| Parameter | Symbol | min | typ | $\boldsymbol{m a x}$ | Unit | Notes |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage | VDD | 1.283 | 1.35 | 1.45 | V | $1,2,3$ |
| Supply voltage for DQ | VDDQ | 1.283 | 1.35 | 1.45 | V | $1,2,3$ |

Notes:1. Under all conditions VDDQ must be less than or equal to VDD.
2. VDDQ tracks with VDD. AC parameters are measured with VDD and VDDQ tied together.
3. Commercial Temperature $0^{\circ} \mathrm{C}$ to $+95^{\circ} \mathrm{C}$, Industrial Temperature $-40^{\circ} \mathrm{C}$ to $+95^{\circ}$ and Automotive Temperature $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$.

Table 3-b: Recommended DC Operating Conditions, DDR3 Operation.

| Parameter | Symbol | min | typ | max | Unit | Notes |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage | VDD | 1.425 | 1.5 | 1.575 | V | $1,2,3$ |
| Supply voltage for DQ | VDDQ | 1.425 | 1.5 | 1.575 | V | $1,2,3$ |

Notes: 1. Under all conditions VDDQ must be less than or equal to VDD.
2. VDDQ tracks with VDD. AC parameters are measured with VDD and VDDQ tied together.
3. Commercial Temperature $0^{\circ} \mathrm{C}$ to $+95^{\circ} \mathrm{C}$, Industrial Temperature $-40^{\circ} \mathrm{C}$ to $+95^{\circ}$ and Automotive Temperature $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$.

### 1.4 IDD and IDDQ Measurement Conditions

In this chapter, IDD and IDDQ measurement conditions such as test load and patterns are defined.
The figure Measurement Setup and Test Load for IDD and IDDQ Measurements shows the setup and test load for IDD and IDDQ measurements.

- IDD currents (such as IDD0, IDD1, IDD2N, IDD2NT, IDD2P0, IDD2P1, IDD2Q, IDD3N, IDD3P, IDD4R, IDD4W, IDD5B, IDD6, IDD6ET and IDD7) are measured as time-averaged currents with all VDD balls of the DDR3 SDRAM under test tied together. Any IDDQ current is not included in IDD currents.
- IDDQ currents (such as IDDQ2NT and IDDQ4R) are measured as time-averaged currents with all VDDQ balls of the DDR3 SDRAM under test tied together. Any IDD current is not included in IDDQ currents.
Note:IDDQ values cannot be directly used to calculate I/O power of the DDR3 SDRAM. They can be used to support correlation of simulated I/O power to actual I/O power as outlined in correlation from simulated channel I/O power to actual channel I/O power supported by IDDQ measurement.

For IDD and IDDQ measurements, the following definitions apply:

- L and 0 : VIN $\leq$ VIL(AC)max
- H and 1: VIN $\geq$ VIH(AC)min
- MID-LEVEL: defined as inputs are VREF = VDDQ / 2
- FLOATING: don't care or floating around VREF.
- Timings used for IDD and IDDQ measurement-loop patterns are provided in Timings used for IDD and IDDQ Measurement-Loop Patterns table.
- Basic IDD and IDDQ measurement conditions are described in Basic IDD and IDDQ Measurement Conditions table.
Note:The IDD and IDDQ measurement-loop patterns need to be executed at least one time before actual IDD or IDDQ measurement is started.
- Detailed IDD and IDDQ measurement-loop patterns are described in IDDO Measurement-Loop Pattern table through IDD7 Measurement-Loop Pattern table.
- IDD Measurements are done after properly initializing the DDR3 SDRAM. This includes but is not limited to setting.

RON = RZQ/7 ( $34 \Omega$ in MR1);
Qoff = OB (Output Buffer enabled in MR1);
RTT_Nom = RZQ/6 (40 3 in MR1);
RTT_WR = RZQ/2 (120 in MR2);
TDQS Feature disabled in MR1

- Define D $=\{/ C S, /$ RAS, $/ C A S, / W E\}:=\{H, L, L, L\}$
- Define $/ D=\{/ C S, / R A S, / C A S, / W E\}:=\{H, H, H, H\}$


Figure 1: Measurement Setup and Test Load for IDD and IDDQ Measurements


Figure 2: Correlation from Simulated Channel I/O Power to Actual Channel I/O Power Supported by IDDQ Measurement

### 1.4.1 Timings Used for IDD and IDDQ Measurement-Loop Patterns

Table 4 : Timings Used for IDD and IDDQ Measurement-Loop Patterns

|  | DDR3L-1333 | DDR3L-1600 | DDR3L-1866 | DDR3L-2133 |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | 9-9-9 | 11-11-11 | 13-13-13 | 14-14-14 | Unit |
| CL | 9 | 11 | 13 | 14 | nCK |
| tCK(min) | 1.5 | 1.25 | 1.071 | 0.938 | ns |
| nRCD(min) | 9 | 11 | 13 | 14 | nCK |
| nRC (min) | 33 | 39 | 45 | 50 | nCK |
| nRAS(min) | 24 | 28 | 32 | 36 | nCK |
| nRP (min) | 9 | 11 | 13 | 14 | nCK |
| nFAW | 30 | 32 | 33 | 38 | nCK |
| nRRD | 5 | 6 | 6 | 7 | nCK |
| nRFC | 107 | 128 | 150 | 172 | nCK |

### 1.4.2 Basic IDD and IDDQ Measurement Conditions

Table 5: Basic IDD and IDDQ Measurement Conditions

| Parameter | Symbol | Description |
| :---: | :---: | :---: |
| Operating one bank active precharge current | IDD0 | CKE: H; External clock: on; tCK, nRC, nRAS, CL: see Table 4; BL: 8*1; AL: 0; /CS: H between ACT and PRE; Command, address, bank address inputs: partially toggling according to Table 6; Data I/O: MID-LEVEL; DM: stable at 0; <br> Bank activity: cycling with one bank active at a time: $0,0,1,1,2,2, \ldots$ (see Table 6); Output buffer and RTT: enabled in MR*2; ODT signal: stable at 0 ; Pattern details: see Table 6 |
| Operating one bank active-read-precharge current | IDD1 | CKE: H; External clock: On; tCK, nRC, nRAS, nRCD, CL: see Table 4; BL: 8*1, *6; AL: 0; /CS: H between ACT, RD and PRE; Command, address, bank address inputs, data I/O: partially toggling according to Table 7; <br> DM: stable at 0; Bank activity: cycling with one bank active at a time: $0,0,1,1,2,2, \ldots$ (see Table 7); Output buffer and RTT: enabled in MR*2; ODT Signal: stable at 0; Pattern details: see Table 7 |
| Precharge standby current | IDD2N | CKE: H; External clock: on; tCK, CL: see Table 4 BL: 8*1; AL: 0; /CS: stable at 1; Command, address, bank address Inputs: partially toggling according to Table 8; data I/O: MID-LEVEL; DM: stable at 0; bank activity: all banks closed; output buffer and RTT: enabled in mode registers*2; ODT signal: stable at 0; pattern details: see Table 8 |
| Precharge standby ODT current | IDD2NT | CKE: H; External clock: on; tCK, CL: see Table 4; BL: 8*1; AL: 0; /CS: stable at 1; Command, address, bank address Inputs: partially toggling according to Table 9; data I/O: MID-LEVEL; DM: stable at 0; bank activity: all banks closed; output buffer and RTT: enabled in MR*2; ODT signal: toggling according to Table 9; pattern details: see Table 9 |
| Precharge standby ODT IDDQ current | IDDQ2NT | Same definition like for IDD2NT, however measuring IDDQ current instead of IDD current |
| Precharge power-down current slow exit | IDD2P0 | CKE: L; External clock: on; tCK, CL: see Table 4; BL: 8*1; AL: 0; /CS: stable at 1; Command, address, bank address inputs: stable at 0; data I/O: MID-LEVEL; DM: stable at 0; bank activity: all banks closed; output buffer and RTT: EMR*2; ODT signal: stable at 0; precharge power down mode: slow exit*3 |
| Precharge power-down current fast exit | IDD2P1 | CKE: L; External clock: on; tCK, CL: see Table 4; BL: 8*1; AL: 0; /CS: stable at 1 ; Command, address, bank address Inputs: stable at 0; data I/O: MID-LEVEL; DM:stable at 0; bank activity: all banks closed; output buffer and RTT: enabled in MR*2; ODT signal: stable at 0; precharge power down mode: fast exit*3 |
| Precharge quiet standby current | IDD2Q | CKE: H; External clock: On; tCK, CL: see Table 4; BL: 8*1; AL: 0; /CS: stable at 1; Command, address, bank address Inputs: stable at 0; data I/O: MID-LEVEL; DM: stable at 0 ;bank activity: all banks closed; output buffer and RTT: enabled in MR*2; ODT signal: stable at 0 |
| Active standby current | IDD3N | CKE: H; External clock: on; tCK, CL: see Table 4; BL: 8*1; AL: 0; /CS: stable at 1; Command, address, bank address Inputs: partially toggling according to Table 8; data I/O: MID-LEVEL; DM: stable at 0; bank activity: all banks open; output buffer and RTT: enabled in MR*2; ODT signal: stable at 0; pattern details: see Table 8 |
| Active power-down current | IDD3P | CKE: L; External clock: on; tCK, CL: see Table 4; BL: 8*1; AL: 0; /CS: stable at 1; Command, address, bank address inputs: stable at 0; data I/O: MID-LEVEL; DM:stable at 0 ; bank activity: all banks open; output buffer and RTT: enabled in MR*2; ODT signal: stable at 0 |
| Operating burst read current | IDD4R | CKE: H; External clock: on; tCK, CL: see Table 4; BL: 8*1, *6; AL: 0; /CS: H between RD; Command, address, bank address Inputs: partially toggling according to Table 11; data I/O: seamless read data burst with different data between one burst and the next one according to Table 11; DM: stable at 0; bank activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2,... (see Table 11); Output buffer and RTT: enabled in MR*2; ODT signal: stable at 0; pattern details: see Table 11 |

Table 5: Basic IDD and IDDQ Measurement Conditions (cont'd)

| Parameter | Symbol | Description |
| :---: | :---: | :---: |
| Operating burst write current | IDD4W | CKE: H; External clock: on; tCK, CL: see Table 4; BL: 8*1; AL: 0; /CS: H between WR; command, address, bank address inputs: partially toggling according to Table 12; data I/O: seamless write data burst with different data between one burst and the next one according to IDD4W Measurement-Loop Pattern table; DM: stable at 0; bank activity: all banks open, WR commands cycling through banks: $0,0,1,1,2,2, .$. (see Table 12); Output buffer and RTT: enabled in MR*2; ODT signal: stable at H ; pattern details: see Table 12 |
| Burst refresh current | IDD5B | CKE: H; External clock: on; tCK, CL, nRFC: see Table 4; BL: 8*1; AL: 0; /CS: H between REF; <br> Command, address, bank address Inputs: partially toggling according to Table 13; data I/O: MID-LEVEL; DM: stable at 0; bank activity: REF command every nRFC (Table 12); output buffer and RTT: enabled in MR*2; ODT signal: stable at 0; pattern details: see Table 13 |
| Self-refresh current: normal temperature range | IDD6 | Commercial temperature : 0 to $85^{\circ} \mathrm{C}$ and Industrial temperature -40 to $85^{\circ} \mathrm{C}$; <br> ASR: disabled*4; SRT: <br> Normal*5; CKE: L; External clock: off; CK and /CK: L; CL: see Table 4; BL: 8*1;AL: 0; /CS, command, address, bank address, data I/O: MID-LEVEL; DM: stable at 0; bank activity: Self-refresh operation; output buffer and RTT: enabled in MR*2; ODT signal: MID-LEVEL |
| Self-refresh current: <br> extended <br> temperature range | IDD6ET | Commercial temperature 0 to $95^{\circ} \mathrm{C}$, Industrial temperature -40 to $95^{\circ} \mathrm{C}$ and Automotive temperature -40 to $105^{\circ} \mathrm{C}$; <br> ASR: Disabled*4; SRT: Extended*5; CKE: L; External clock: off; CK <br> and /CK: L; CL: Table 4; BL: 8*1; AL: 0; /CS, command, address, bank address, data I/O: MID-LEVEL; <br> DM: stable at 0; bank activity: Extended temperature self-refresh operation; output buffer and RTT: enabled in MR*2; ODT signal: MID-LEVEL |
| Operating bank interleave read current | IDD7 | CKE: H; External clock: on; tCK, nRC, nRAS, nRCD, nRRD, nFAW, CL: see Table 4; BL: 8*1, *6; AL: CL-1; /CS: H between ACT and RDA; Command, address, bank address Inputs: partially toggling according to Table 15; data I/O: read data bursts with different data between one burst and the next one according to Table 15; DM: stable at 0 ; bank activity: two times interleaved cycling through banks ( $0,1, \cdots 7$ ) with different addressing, see Table 15; output buffer and RTT: enabled in MR*2; ODT signal: stable at 0; pattern details: see Table 15 |
| RESET low current | IDD8 | /RESET: low; External clock: off; CK and /CK: low; CKE: FLOATING; /CS, command, address, bank address, Data IO: FLOATING; ODT signal: FLOATING RESET low current reading is valid once power is stable and /RESET has been low for at least 1 ms . |

Notes: 1. Burst Length: BL8 fixed by MRS: MR0 bits $[1,0]=[0,0]$.
2. MR: Mode Register

Output buffer enable: set MR1 bit A12 = 1 and MR1 bits $[5,1]=[0,1]$;
RTT_Nom enable: set MR1 bits $[9,6,2]=[0,1,1]$; RTT_WR enable: set MR2 bits [10, 9$]=[1,0]$.
3. Precharge power down mode: set MR0 bit A12=0 for Slow Exit or MR0 bit A12 $=1$ for fast exit.
4. Auto self-refresh (ASR): set MR2 bit $\mathrm{A} 6=0$ to disable or 1 to enable feature.
5. Self-refresh temperature range (SRT): set MRO bit $A 7=0$ for normal or 1 for extended temperature range.
6. Read burst type: nibble sequential, set $M R 0$ bit $A 3=0$

Table 6: IDDO Measurement-Loop Pattern


Notes: 1. DM must be driven low all the time. DQS, /DQS are FLOATING.
2. DQ signals are FLOATING.
3. $B A: B A 0$ to $B A 2$.
4. Am: $m$ means Most Significant Bit (MSB) of Row address.

Table 7: IDD1 Measurement-Loop Pattern

| CK, /CK | CKE | Sub <br> -Loop | Cycle number | Com- <br> mand | /CS | /RAS | /CAS | /WE | ODT | BA* ${ }^{\text {* }}$ | $\begin{aligned} & \text { A11 } \\ & \text {-Am } \end{aligned}$ | A10 | $\begin{aligned} & \text { A7 } \\ & \text {-A9 } \end{aligned}$ | $\begin{aligned} & \text { A3 } \\ & \text {-A6 } \end{aligned}$ | $\begin{aligned} & \text { A0 } \\ & \text {-A2 } \end{aligned}$ | Data*ㄹ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 0 | ACT | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 1,2 | D, D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 3, 4 | /D, /D | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | $\cdots$ | Repeat pattern $1 \ldots .4$ until nRCD - 1, truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | nRCD | RD | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00000000 |
|  |  |  | .. | Repeat pattern 1... 4 until nRAS - 1, truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | nRAS | PRE | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | $\ldots$ | Repeat pattern $1 \ldots 4$ until nRC - 1, truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | $\begin{aligned} & \hline 1 \times \mathrm{nRC} \\ & +0 \\ & \hline \end{aligned}$ | ACT | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | F | 0 | - |
|  |  |  | $\begin{aligned} & 1 \times \mathrm{nRC} \\ & +1,2 \\ & \hline \end{aligned}$ | D, D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | F | 0 | - |
|  |  |  | $\begin{aligned} & 1 \times \mathrm{nRC} \\ & +3,4 \\ & \hline \end{aligned}$ | /D, /D | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | F | 0 | - |
|  |  |  | $\cdots$ | Repeat pattern $\mathrm{nRC}+1, \ldots, 4$ until $\mathrm{nRC}+\mathrm{nRCD}-1$, truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | $\begin{array}{r} \hline 1 \times \mathrm{nRC} \\ +\mathrm{nRCD} \\ \hline \end{array}$ | RD | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | F | 0 | 00110011 |
|  |  |  | $\cdots$ | Repeat pattern $\mathrm{nRC}+1, \ldots, 4$ until $\mathrm{nRC}+\mathrm{nRAS}-1$, truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | $\begin{array}{r} \hline 1 \times \mathrm{nRC} \\ +\mathrm{nRAS} \\ \hline \end{array}$ | PRE | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | F | 0 | - |
|  |  |  | $\ldots$ | Repeat pattern $\mathrm{nRC}+1, \ldots, 4$ until $2 \times \mathrm{nRC}-1$, truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 1 | $2 \times \mathrm{nRC}$ | Repeat Sub-Loop 0, use BA= 1 instead |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 2 | $4 \times \mathrm{nRC}$ | Repeat Sub-Loop 0, use BA= 2 instead |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 3 | $6 \times \mathrm{nRC}$ | Repeat Sub-Loop 0, use BA= 3 instead |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4 | $8 \times \mathrm{nRC}$ | Repeat Sub-Loop 0, use BA $=4$ instead |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 5 | $10 \times \mathrm{nRC}$ | Repeat Sub-Loop 0, use BA=5 instead |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6 | $12 \times \mathrm{nRC}$ | Repeat Sub-Loop 0, use BA= 6 instead |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 7 | $14 \times$ nRC Repeat Sub-Loop 0, use BA= 7 instead | Repeat Sub-Loop 0, use BA= 7 instead |  |  |  |  |  |  |  |  |  |  |  |  |

Notes: 1. DM must be driven low all the time. DQS, /DQS are used according to read commands, otherwise FLOATING.
2. Burst sequence driven on each DQ signal by read command. Outside burst operation, DQ signals are FLOATING.
3. $\mathrm{BA}: \mathrm{BA} 0$ to BA 2 .
4. Am: m means Most Significant Bit (MSB) of Row address.

Table 8: IDD2N and IDD3N Measurement-Loop Pattern

| CK, /CK | CKE | $\begin{aligned} & \text { Sub } \\ & \text {-Loop } \end{aligned}$ | Cycle number | Command | /CS | /RAS | /CAS | /WE | ODT | BA*3 | A11 <br> -Am | A10 | $\begin{aligned} & \text { A7 } \\ & \text {-A9 } \end{aligned}$ | $\begin{aligned} & \text { A3 } \\ & \text {-A6 } \end{aligned}$ | $\begin{aligned} & \text { A0 } \\ & \text {-A2 } \end{aligned}$ | Data*를 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 0 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
|  |  |  | 1 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
|  |  |  | 2 | /D | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | F | 0 |  |
|  |  |  | 3 | /D | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | F | 0 |  |
|  |  | 1 | 4 to 7 | Repeat Sub-Loop 0, use BA= 1 instead |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 2 | 8 to 11 | Repeat Sub-Loop 0, use BA= 2 instead |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 3 | 12 to 15 | Repeat Sub-Loop 0, use BA= 3 instead |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4 | 16 to 19 | Repeat Sub-Loop 0, use BA= 4 instead |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 5 | 20 to 23 | Repeat Sub-Loop 0, use BA=5 instead |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6 | 24 to 27 | Repeat Sub-Loop 0, use BA= 6 instead |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 7 | 28 to 31 | Repeat Sub-Loop 0, use BA= 7 instead |  |  |  |  |  |  |  |  |  |  |  |  |

Notes: 1. DM must be driven low all the time. DQS, /DQS are FLOATING.
2. DQ signals are FLOATING.
3. BA: BA0 to BA2.
4. Am: means Most Significant Bit (MSB) of Row address.

Table 9: IDD2NT and IDDQ2NT Measurement-Loop Pattern

| CK, <br> /CK | CKE | $\begin{aligned} & \text { Sub } \\ & \text {-Loop } \end{aligned}$ | Cycle number | Command | /CS | /RAS | /CAS | /WE | ODT | BA*3 | $\begin{aligned} & \text { A11 } \\ & \text {-Am } \end{aligned}$ | A10 | $\begin{aligned} & \text { A7 } \\ & \text {-A9 } \end{aligned}$ | $\begin{aligned} & \text { A3 } \\ & \text {-A6 } \end{aligned}$ | $\begin{aligned} & \text { A0 } \\ & \text {-A2 } \end{aligned}$ | Data*를 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 0 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
|  |  |  | 1 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
|  |  |  | 2 | /D | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | F | 0 |  |
|  |  |  | 3 | /D | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | F | 0 |  |
|  |  | 1 | 4 to 7 | Repeat Sub-Loop 0, but ODT $=0$ and $\mathrm{BA}=1$ |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 2 | 8 to 11 | Repeat Sub-Loop 0, but ODT = 1 and BA=2 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 3 | 12 to 15 | Repeat Sub-Loop 0, but ODT = 1 and BA=3 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4 | 16 to 19 | Repeat Sub-Loop 0, but ODT $=0$ and BA= 4 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 5 | 20 to 23 | Repeat Sub-Loop 0, but ODT $=0$ and BA= 5 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6 | 24 to 27 | Repeat Sub-Loop 0, but ODT $=1$ and $\mathrm{BA}=6$ |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 7 | 28 to 31 | Repeat Sub-Loop 0, but ODT = 1 and BA= 7 |  |  |  |  |  |  |  |  |  |  |  |  |

Notes: 1. DM must be driven low all the time. DQS, /DQS are FLOATING.
2. DQ signals are FLOATING.
3. BA: BA0 to BA2.
4. Am: m means Most Significant Bit (MSB) of Row address.

Table 10: IDD2P0, IDD2P1, IDD2Q and IDD3P Measurement-Loop Pattern

| External Clock | Name | CK | CKE | RC | RAS | RCD | RRD | CL AL | CSB | Comm and | A0- <br> Am | BA | DM | $\begin{aligned} & \text { ODT } \begin{array}{l} \text { DQ, } \\ \text { DQS } \end{array}, ~ \end{aligned}$ | Burst length | Active banks | Idle banks | Data |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 응 } \\ & \overline{=} \\ & 0 \\ & \hline 0 \end{aligned}$ | IDD2P0 Precharge Power-Down Current (Slow Exit) | $\begin{aligned} & \text { CK } \\ & (\mathrm{MIN}) \\ & \text { IDD } \end{aligned}$ | 0 | N/A | N/A | N/A | N/A | N/A N/A | 1 | 0 | 0 | 0 | 0 | Acted, off Acted | 8 | None | All | Midlevel |
|  | IDD2P1 Precharge Power-Down Current (Fast Exit) | $\begin{gathered} \text { CK } \\ (\mathrm{MIN}) \\ \text { IDD } \end{gathered}$ | 0 | N/A | N/A | N/A | N/A | N/A N/A | 1 | 0 | 0 | 0 | 0 | $\begin{gathered} \text { Acted, } \\ \text { off } \end{gathered}$ | 8 | None | All | Midlevel |
|  | IDD2Q Precharge Quiet Standby Current | $\begin{aligned} & \text { CK } \\ & (\mathrm{MIN}) \\ & \text { IDD } \end{aligned}$ | 1 | N/A | N/A | N/A | N/A | N/A N/A | 1 | 0 | 0 | 0 | 0 | $\begin{gathered} \text { Acted, } \\ \text { off } \end{gathered}$ | 8 | None | All | Midlevel |
|  | IDD3P Active Power-Down Current | $\begin{aligned} & \text { CK } \\ & (\mathrm{MIN}) \\ & \text { IDD } \end{aligned}$ | 0 | N/A | N/A | N/A | N/A | N/A N/A | 1 | 0 | 0 | 0 | 0 | $\begin{gathered} \text { Acted, } \\ \text { off } \end{gathered} \text { Acted }$ | 8 | All | None | Midlevel |

Notes: 1. MRO[12] defines DLL on/off behavior during precharge power-down only;
DLL on (fast exit, MRO[12] =1) and DLL off (slow exit, MRO[12] = 0).
2. "Acted, off" means the MR bits are enabled, but the signal is LOW.

Table 11: IDD4R and Measurement-Loop Pattern

| $\begin{aligned} & \text { CK, } \\ & \text { /CK } \end{aligned}$ | CKE | Sub <br> -Loop | Cycle number | Command | /CS | /RAS | /CAS | /WE | ODT | BA* ${ }^{*}$ | $\begin{aligned} & \text { A11 } \\ & \text {-Am } \end{aligned}$ | A10 | $\begin{aligned} & \text { A7 } \\ & \text {-A9 } \end{aligned}$ | $\begin{aligned} & \text { A3 } \\ & \text {-A6 } \end{aligned}$ | $\begin{aligned} & \text { A0 } \\ & \text {-A2 } \end{aligned}$ | Data*2 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 0 | RD | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00000000 |
|  |  |  | 1 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 2,3 | /D, /D | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 4 | RD | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | F | 0 | 00110011 |
|  |  |  | 5 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | F | 0 | - |
|  |  |  | 6,7 | /D, /D | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | F | 0 | - |
|  |  | 1 | 8 to 15 | Repeat Sub-Loop 0, but BA=1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 2 | 16 to 23 | Repeat Sub-Loop 0, but BA=2 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 3 | 24 to 31 | Repeat Sub-Loop 0, but BA=3 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4 | 32 to 39 | Repeat Sub-Loop 0, but BA=4 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 5 | 40 to 47 | Repeat Sub-Loop 0, but BA=5 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6 | 48 to 55 | Repeat Sub-Loop 0, but BA=6 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 7 | 56 to 63 | Repeat Sub-Loop 0, but BA=7 |  |  |  |  |  |  |  |  |  |  |  |  |

Notes: 1. DM must be driven low all the time. DQS, /DQS are used according to read commands, otherwise FLOATING.
2. Burst sequence driven on each $D Q$ signal by read command. Outside burst operation, DQ signals are FLOATING.
3. BA: BA0 to BA2.
4. Am: m means Most Significant Bit (MSB) of Row address.

Table 12: IDD4W Measurement-Loop Pattern

| CK, /CK | CKE | $\begin{aligned} & \text { Sub } \\ & \text {-Loop } \end{aligned}$ | Cycle number | Command | /CS | /RAS | /CAS | /WE | ODT | BA*3 | A11 <br> -Am | A10 | $\begin{aligned} & \text { A7 } \\ & \text {-A9 } \end{aligned}$ | $\begin{aligned} & \text { A3 } \\ & \text {-A6 } \end{aligned}$ | $\begin{aligned} & \text { A0 } \\ & \text {-A2 } \end{aligned}$ | Data*를 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 0 | WR | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 00000000 |
|  |  |  | 1 | D | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 23 | /D, /D | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 4 | RD | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | F | 0 | 00110011 |
|  |  |  | 5 | D | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | F | 0 | - |
|  |  |  | 6,7 | /D, /D | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | F | 0 | - |
|  |  | 1 | 8 to 15 | Repeat Sub-Loop 0, but BA=1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 2 | 16 to 23 | Repeat Sub-Loop 0, but BA=2 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 3 | 24 to 31 | Repeat Sub-Loop 0, but BA=3 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4 | 32 to 39 | Repeat Sub-Loop 0, but BA=4 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 5 | 40 to 47 | Repeat Sub-Loop 0, but BA=5 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6 | 48 to 55 | Repeat Sub-Loop 0, but BA=6 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 7 | 56 to 63 | Repeat Sub-Loop 0, but BA=7 |  |  |  |  |  |  |  |  |  |  |  |  |

Notes: 1. DM must be driven low all the time. DQS, /DQS are used according to read commands, otherwise FLOATING.
2. Burst sequence driven on each $D Q$ signal by read command. Outside burst operation, DQ signals are FLOATING.
3. $\mathrm{BA}: \mathrm{BA} 0$ to BA2.
4. Am: m means Most Significant Bit (MSB) of Row address.

Table 13: IDD5B Measurement-Loop Pattern

| CK, /CK | CKE | Sub -Loop | Cycle number | Command | /CS | /RAS | /CAS | /WE | ODT | BA*3 | $\begin{aligned} & \text { A11 } \\ & \text {-Am } \end{aligned}$ | A10 | $\begin{aligned} & \text { A7 } \\ & \text {-A9 } \end{aligned}$ | $\begin{aligned} & \text { A3 } \\ & \text {-A6 } \end{aligned}$ | $\begin{aligned} & \text { A0 } \\ & \text {-A2 } \end{aligned}$ | Data*2 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 0 | REF | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  | 1 | 1,2 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 3,4 | /D, /D | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | F | 0 | - |
|  |  |  | 5 to 8 | Repeat cycles 1...4, but BA=1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 9 to 12 | Repeat cycles 1...4, but $\mathrm{BA}=2$ |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 13 to 16 | Repeat cycles 1...4, but $\mathrm{BA}=3$ |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 17 to 20 | Repeat cycles 1...4, but $\mathrm{BA}=4$ |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 21 to 24 | Repeat cycles 1...4, but $\mathrm{BA}=5$ |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 25 to 28 | Repeat cycles 1...4, but $\mathrm{BA}=6$ |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 29 to 32 | Repeat cycles 1...4, but BA=7 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 2 | $\begin{aligned} & 33 \text { to } \\ & \text { nRFC - } 1 \end{aligned}$ | Repeat Sub-Loop 1, until nRFC - 1. Truncate, if necessary |  |  |  |  |  |  |  |  |  |  |  |  |

Notes: 1. DM must be driven low all the time. DQS, /DQS are FLOATING.
2. DQ signals are FLOATING.
3. BA: BA0 to BA2.
4. Am: m means Most Significant Bit (MSB) of Row address

Table 14: IDD6, IDD6ET and IDD8 Measurement-Loop Pattern


Notes: 1. "Acted, midlevel" means the MR command is enabled, but the signal is midlevel.
2. During a cold boot RESET (initialization), current reading is valid after power is stable and RESET has been LOW for 1 ms ; During a warm boot RESET (while operating), current reading is valid after RESET has been LOW for 200ns + tRFC.

Table 15: IDD7 Measurement-Loop Pattern


Notes: 1. DM must be driven low all the time. DQS, /DQS are used according to read commands, otherwise FLOATING.
2. Burst sequence driven on each $D Q$ signal by read command. Outside burst operation, $D Q$ signals are FLOATING.
3. $\mathrm{BA}: \mathrm{BAO}$ to BA 2 .
4. Am: $m$ means Most Significant Bit (MSB) of Row address

## 2. Electrical Specifications

### 2.1 DC Characteristics

Table 16: DC Characteristics 1 (VDD, VDDQ = 1.283 V to 1.45 V )

| Parameter | Symbol | Data rate (Mbps) | x8(max) | x16(max) | unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating current (ACT-PRE) | IDD0 | 1333 | 43 | 46 | mA |  |
|  |  | 1600 | 45 | 47 |  |  |
|  |  | 1866 | 47 | 49 |  |  |
|  |  | 2133 | 49 | 51 |  |  |
| Operating current (ACT-RD-PRE) | IDD1 | 1333 | 57 | 65 | mA |  |
|  |  | 1600 | 59 | 67 |  |  |
|  |  | 1866 | 62 | 70 |  |  |
|  |  | 2133 | 65 | 73 |  |  |
| Precharge power-down standby current | IDD2P0 | 1333 | 7 | 11 | mA | SlowPD Exit |
|  |  | 1600 | 7 | 11 |  |  |
|  |  | 1866 | 7 | 11 |  |  |
|  |  | 2133 | 7 | 11 |  |  |
|  | IDD2P1 | 1333 | 10 | 14 | mA | FastPD Exit |
|  |  | 1600 | 12 | 14 |  |  |
|  |  | 1866 | 14 | 14 |  |  |
|  |  | 2133 | 16 | 14 |  |  |
| Precharge standby current | IDD2N | 1333 | 20 | 22 | mA |  |
|  |  | 1600 | 22 | 22 |  |  |
|  |  | 1866 | 24 | 22 |  |  |
|  |  | 2133 | 26 | 22 |  |  |
| Precharge standby ODT current | IDD2NT | 1333 | 24 | 34 | mA |  |
|  |  | 1600 | 26 | 35 |  |  |
|  |  | 1866 | 28 | 37 |  |  |
|  |  | 2133 | 30 | 39 |  |  |
| Precharge quiet standby current | IDD2Q | 1333 | 20 | 21 | mA |  |
|  |  | 1600 | 22 | 21 |  |  |
|  |  | 1866 | 24 | 21 |  |  |
|  |  | 2133 | 26 | 21 |  |  |
| Active power-down current (Always fast exit) | IDD3P | 1333 | 22 | 21 | mA |  |
|  |  | 1600 | 24 | 21 |  |  |
|  |  | 1866 | 26 | 21 |  |  |
|  |  | 2133 | 28 | 21 |  |  |
| Active standby current | IDD3N | 1333 | 26 | 34 | mA |  |
|  |  | 1600 | 28 | 35 |  |  |
|  |  | 1866 | 30 | 37 |  |  |
|  |  | 2133 | 32 | 39 |  |  |
| Operating current (Burst read operating) | IDD4R | 1333 | 133 | 110 | mA |  |
|  |  | 1600 | 143 | 130 |  |  |
|  |  | 1866 | 153 | 150 |  |  |
|  |  | 2133 | 163 | 170 |  |  |
| Operating current <br> (Burst write operating) | IDD4W | 1333 | 133 | 122 | mA |  |
|  |  | 1600 | 143 | 141 |  |  |
|  |  | 1866 | 153 | 159 |  |  |
|  |  | 2133 | 163 | 176 |  |  |
| Burst refresh current | IDD5B | 1333 | 226 | 151 | mA |  |
|  |  | 1600 | 233 | 152 |  |  |
|  |  | 1866 | 240 | 153 |  |  |
|  |  | 2133 | 247 | 154 |  |  |
| All bank interleave read current | IDD7 | 1333 | 168 | 174 | mA |  |
|  |  | 1600 | 178 | 197 |  |  |
|  |  | 1866 | 188 | 221 |  |  |
|  |  | 2133 | 198 | 246 |  |  |
| RESET low current | IDD8 | 1333 | IDD2P+2 | 10 | mA |  |
|  |  | 1600 |  | 10 |  |  |
|  |  | 1866 |  | 10 |  |  |
|  |  | 2133 |  | 10 |  |  |

Table 17: Self-Refresh Current (VDD, VDDQ = 1.283V to 1.45V)

| Parameter | Symbol | x8(max) | x16(max) | unit | Notes |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Self-refresh current <br> normal temperature range | IDD6 | 10 | 11 | mA | Max |
| Self-refresh current <br> extended temperature <br> range | IDD6ET | 14 | 12 | mA | Max@105'C |

### 2.2 Pin Capacitance

Table 18: Pin Capacitance [DDR3L-1333 to 2133] (Operating Temperature $\mathbf{=} \mathbf{2 5}{ }^{\circ} \mathrm{C}$, VDD, VDDQ $=1.283 \mathrm{~V}$ to 1.45 V )

|  |  | DDR3L-1333 | DDR3L-1600 | DDR3L-1866 | DDR3L-2133 |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Notes: 1. Although the DM, TDQS and /TDQS pins have different functions, the loading matches DQ and DQS.
2. VDD, VDDQ, VSS, VSSQ applied and all other pins floating (except the pin under test, CKE, /RESET and ODT as necessary). VDD $=\mathrm{VDDQ}=1.5 \mathrm{~V}, \mathrm{VBIAS}=\mathrm{VDD} / 2$ and on-die termination off.
3. Absolute value of CCK-C/CK.
4. Absolute value of $\mathrm{CIO}(\mathrm{DQS})-\mathrm{CIO}(/ \mathrm{DQS})$.
5. Cl applies to ODT, /CS, CKE, AO-A14, BAO-BA2,/RAS, /CAS and/WE.
6. CDI_CTRL applies to ODT, /CS and CKE.
7. CDI CTRL $=\mathrm{Cl}(\mathrm{CTRL})-0.5 \times(\mathrm{Cl}(\mathrm{CLK})+\mathrm{Cl}(/ \mathrm{CLK}))$.
8. CDI_ADD_CMD applies to A0-A15, BAO-BA2,/RAS, /CAS and/WE.
9. CDI_ADD_CMD $=\mathrm{Cl}\left(\mathrm{ADD} \_\mathrm{CMD}\right)-0.5 \times(\mathrm{Cl}(\mathrm{CLK})+\mathrm{Cl}(/ \mathrm{CLK}))$.
10. $\mathrm{CDIO}=\mathrm{CIO}(\mathrm{DQ}, \mathrm{DM})-0.5 \times(\mathrm{CIO}(\mathrm{DQS})+\mathrm{CIO}(/ \mathrm{DQS}))$.
11. Maximum external load capacitance on $Z Q$ pin: $5 p F$.

### 2.3 Standard SpeedBins

Table 19: DDR3L-1333 Speed Bins

| Speed Bin | /CAS write latency | DDR3L-1333 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CL-tRCD-tRP |  | 9-9-9 |  |  |  |
| Symbol |  | min | max |  |  |
| tAA |  | $\underline{13.5}$ | -20 | ns | 10 |
|  |  | (13.125) |  |  |  |
| tRCD |  | 13.5 |  | ns | 10 |
|  |  | (13.125) |  |  |  |
| tRP |  | 13.5 |  | ns | 10 |
|  |  | (13.125) |  |  |  |
| tRC |  | 49.5 |  | ns | 10 |
|  |  | (49.125) |  |  |  |
| tRAS |  | 36 | $9 \times$ tREFI | ns | 5 |
| tCK(avg)@CL=5 | CWL=5 | 3.0 | 3.3 | ns | 1, 2, 3, 4, 5, 9 |
|  | CWL=6, 7, | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=6 | CWL=5 | 2.5 | 3.3 | ns | 1, 2, 3, 5 |
|  | CWL=6 | Reserved | Reserved | ns | 1, 2, 3, 4, 5 |
|  | CWL=7, | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=7 | CWL=5 | Reserved | Reserved | ns | 4 |
|  | CWL=6 | 1.875 | <2.5 | ns | 1, 2, 3, 4, 5 |
|  | CWL=7 | Reserved | Reserved | ns | 1, 2, 3, 4, 5 |
| tCK(avg)@CL=8 | CWL=5 | Reserved | Reserved | ns |  |
|  | CWL=6 | 1.875 | <2.5 | ns | 1, 2, 3, 5 |
|  | CWL=7 | Reserved | Reserved | ns | 1, 2, 3, 4, 5 |
| tCK(avg)@CL=9 | CWL=5, 6 | Reserved | Reserved | ns | 4 |
|  | CWL=7 | 1.5 | <1.875 | ns | 1, 2, 3, 4, 5 |
| tCK(avg)@CL=10 | CWL=5, 6 | Reserved | Reserved | ns | 4 |
|  | CWL=7 | 1.5 | <1.875 | ns | 1, 2, 3, 5 |
| Supported CL settings |  |  | 5, 6, (7), 8, 9, (10) | nCK |  |
| Supported CWL settings |  |  | 5, 6, 7 | nCK |  |

Table 20: DDR3L-1600 Speed Bins

| Speed Bin | /CAS write latency | DDR3L-1600 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CL-tRCD-tRP |  | 11-11-11 |  |  |  |
| Symbol |  | min | max |  |  |
| tAA |  |  | 20 | ns | 11 |
|  |  | (13.125) |  |  |  |
| tRCD |  | 13.75 |  | ns | 11 |
|  |  | (13.125) |  |  |  |
| tRP |  | 13.75 |  | ns | 11 |
|  |  | (13.125) |  |  |  |
| tRC |  | 48.75 |  | ns | 11 |
|  |  | (48.125) |  |  |  |
| tRAS |  | 35 | $9 \times$ tREFI | ns | 9 |
| tCK(avg)@CL=5 | CWL=5 | 3.0 | 3.3 | ns | 1, 2, 3, 4, 6, 9 |
|  | CWL=6, 7, 8 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=6 | CWL=5 | 2.5 | 3.3 | ns | 1, 2, 3, 6 |
|  | CWL=6 | Reserved | Reserved | ns | 1, 2, 3, 4, 6 |
|  | CWL=7, 8 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=7 | CWL=5 | Reserved | Reserved | ns | 4 |
|  | CWL=6 | 1.875 | < 2.5 | ns | 1, 2, 3, 4, 6 |
|  | CWL=7 | Reserved | Reserved | ns | 1, 2, 3, 4, 6 |
|  | CWL=8 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=8 | CWL=5 | Reserved | Reserved | ns | 4 |
|  | CWL=6 | 1.875 | <2.5 | ns | 1, 2, 3, 6 |
|  | CWL=7 | Reserved | Reserved | ns | 1, 2, 3, 4, 6 |
|  | CWL=8 | Reserved | Reserved | ns | 1, 2, 3, 4 |
| tCK(avg)@CL=9 | CWL=5, 6 | Reserved | Reserved | ns | 4 |
|  | CWL=7 | 1.5 | <1.875 | ns | 1, 2, 3, 4, 6 |
|  | CWL=8 | Reserved | Reserved | ns | 1, 2, 3, 4 |
| tCK(avg)@CL=10 | CWL=5, 6 | Reserved | Reserved | ns | 4 |
|  | CWL=7 | 1.5 | <1.875 | ns | 1, 2, 3, 6 |
|  | CWL=8 | Reserved | Reserved | ns | 1, 2, 3, 4 |
| tCK(avg)@CL=11 | CWL=5, 6, 7 | Reserved | Reserved | ns | 4 |
|  | CWL=8 | 1.25 | <1.5 | ns | 1, 2, 3 |
| Supported CL settings |  |  | 5, 6, (7), 8, (9), 10, 11 | nCK |  |
| Supported CWL settings |  |  | 5, 6, 7, 8 | nCK |  |

Table 21: DDR3L-1866 Speed Bins

| Speed Bin |  | DDR3L-18 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CL-tRCD-tRP |  | 13-13-13 |  |  |  |
| Symbol | /CAS write latency | min | max | Unit | Notes |
| tAA |  | $\begin{aligned} & 13.91 \\ & (13.125) \end{aligned}$ | 20 | ns |  |
| tRCD |  | $\begin{aligned} & 13.91 \\ & (13.125) \end{aligned}$ | - | ns |  |
| tRP |  | $\begin{aligned} & 13.91 \\ & (13.125) \\ & \hline \end{aligned}$ | - | ns |  |
| tRC |  | $\begin{aligned} & \hline 47.91 \\ & (47.125) \\ & \hline \end{aligned}$ | - | ns |  |
| tRAS |  | 34 | 9 xtREFI | ns |  |
| (avg)@CL=5 | CWL=5 | Reserved | Reserved | ns | 1, 2, 3, 4, 7 |
| (avg)@CL=5 | CWL=6, 7, 8, 9 | Reserved | Reserved | ns | 4 , |
|  | CWL=5 | 2.5 | 3.3 | ns | 1, 2, 3, 7 |
| tCK(avg)@CL=6 | CWL=6 | Reserved | Reserved | ns | 1, 2, 3, 4, 7 |
|  | CWL=7, 8, 9 | Reserved | Reserved | ns | 4 |
|  | CWL=5 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=7 | CWL=6 | 1.875 | <2.5 | ns | 1, 2, 3, 4, 7 |
|  | CWL=7, 8, 9 | Reserved | Reserved | ns | 4 |
|  | CWL=5 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=8 | CWL=6 | 1.875 | <2.5 | ns | 1, 2, 3, 7 |
|  | CWL=7 | Reserved | Reserved | ns | 1, 2, 3, 4, 7 |
|  | CWL=8,9 | Reserved | Reserved | ns | 4 |
|  | CWL=5, 6 | Reserved | Reserved | ns |  |
|  | CWL=7 | 1.5 | < 1.875 | ns | 1, 2, 3, 4, 7 |
| tCK(avg)@CL=9 | CWL=8 | Reserved | Reserved | ns | 4 |
|  | CWL=9 | Reserved | Reserved | ns | 1, 2, 3, 4, 7 |
|  | CWL=5, 6 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=10 | CWL=7 | 1.5 | < 1.875 | ns | 1, 2, 3, 7 |
|  | CWL=8 | Reserved | Reserved | ns | 1, 2, 3, 4, 7 |
|  | CWL=5, 6, 7 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=11 | CWL=8 | 1.25 | < 1.5 | ns | 1, 2, 3, 4, 7 |
|  | CWL=9 | Reserved | Reserved | ns | 1, 2, 3, 4 |
|  | CWL=5, 6, 7, 8 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=12 | CWL=9 | Reserved | Reserved | ns | 1, 2, 3, 4 |
| tCK(avg)@CL=13 | CWL=5, 6, 7, 8 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=13 | CWL=9 | 1.07 | < 1.25 | ns | 1, 2, 3 |
| Supported CL settings |  |  | 6, (7), 8, (9), 10, (11), 13 | nCK |  |
| Supported CWL settings |  |  | 5, 6, 7, 8, 9 | nCK |  |

Table 22: DDR3L-2133 Speed Bins

| Speed Bin |  | DDR3L-21 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CL-tRCD-tRP |  | 14-14-14 |  |  |  |
| Symbol | /CAS write latency | min | max | Unit | Notes |
| tAA |  | 13.09 | 20 | ns |  |
| tRCD |  | 13.09 | - | ns |  |
| tRP |  | 13.09 | - | ns |  |
| tRC |  | 46.09 | - | ns |  |
| tRAS |  | 33.0 | $9 \times$ tREFI | ns |  |
| tCK(avg)@CL=5 | CWL=6,7, 8, 9,10 | Reserved | Reserved | ns | 1, 2, 3, 4, 8 |
|  | CWL=5 | 2.5 | 3.3 | ns | 1, 2, 3, 8 |
| tCK(avg)@CL=6 | CWL=6 | Reserved | Reserved | ns | 1, 2, 3, 4, 8 |
|  | CWL=7, 8, 9,10 | Reserved | Reserved | ns | 4 |
|  | CWL=5 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=7 | CWL=6 | 1.875 | <2.5 | ns | 1, 2, 3, 8 |
| IOK(avg)@CL=7 | CWL=7 | Reserved | Reserved | ns | 1, 2, 3, 4, 8 |
|  | CWL=8, 9,10 | Reserved | Reserved | ns | 4 |
|  | CWL=5 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=8 | CWL=6 | 1.875 | < 2.5 | ns | 1, 2, 3, 8 |
| 1 | CWL=7 | Reserved | Reserved | ns | 1, 2, 3, 4, 8 |
|  | CWL=8, 9,10 | Reserved | Reserved | ns | 4 |
|  | CWL=5, 6 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=9 | CWL=7 | 1.5 | < 1.875 | ns | 1, 2, 3, 8 |
| ICK(avg)@CL=9 | CWL=8 | Reserved | Reserved | ns | 1, 2, 3, 4, 8 |
|  | CWL=9,10 | Reserved | Reserved | ns | 4 |
|  | CWL=5, 6 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=10 | CWL=7 | 1.5 | < 1.875 | ns | 1, 2, 3, 8 |
| (avg)@CL=10 | CWL=8, 9 | Reserved | Reserved | ns | 1, 2, 3, 4, 8 |
|  | CWL= 10 | Reserved | Reserved | ns | 4 |
|  | CWL=5, 6, 7 | Reserved | Reserved | ns | 4 |
| K(avg)@CL=11 | CWL=8 | 1.25 | < 1.5 | ns | 1, 2, 3, 8 |
| (avg)@CL=11 | CWL=9 | Reserved | Reserved | ns | 1, 2, 3, 4, 8 |
|  | CWL=10 | Reserved | Reserved | ns | 1, 2, 3, 4, 8 |
|  | CWL=5, 6, 7, 8 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=12 | CWL=9 | Reserved | Reserved | ns | 1, 2, 3, 4, 8 |
|  | CWL=10 | Reserved | Reserved | ns | 1, 2, 3, 4 |
|  | CWL=5, 6, 7, 8 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL=13 | CWL=9 | 1.07 | < 1.25 | ns | 1, 2, 3, 8 |
|  | CWL=10 | Reserved | Reserved | ns | 1, 2, 3, 4 |
|  | CWL=5, 6, 7, 8,9 | Reserved | Reserved | ns | 4 |
| tCK(avg)@CL= 14 | CWL=10 | 0.938 | < 1.07 | ns | 1, 2, 3, 5 |
| Supported CL settings |  |  | $5,6,7,8,9,10,11,12,13,14$ | nCK |  |
| Supported CWL settings |  |  | 5, 6, 7, 8, 9, 10 | nCK |  |

## Electrical Characteristics \& AC Timing for DDR3L-1600 to DDR3L-2133 (Cont'd) Standard Speed Bins (Cont'd)

NOTE 1. The CL setting and CWL setting result in $t C K(A V G) . M I N$ and $t C K(A V G) . M A X$ requirements. When making a selection of $\operatorname{tCK}(\mathrm{AVG})$, both need to be fulfilled: Requirements from CL setting as well as requirements from CWL setting.

NOTE 2. tCK(AVG).MIN limits: Since CAS Latency is not purely analog - data and strobe output are synchronized by the DLL all possible intermediate frequencies may not be guaranteed. An application should use the next smaller JEDEC standard $\operatorname{tCK}(\mathrm{AVG})$ value $(3.0,2.5,1.875,1.5,1.25,1.07$, or 0.938 ns$)$ when calculating $\mathrm{CL}[\mathrm{nCK}]=\mathrm{tAA}[\mathrm{ns}] /$ $\operatorname{tCK}(\mathrm{AVG})[\mathrm{ns}]$, rounding up to the next 'Supported CL', where $\mathrm{tCK}(\mathrm{AVG})=3.0$ ns should only be used for $\mathrm{CL}=5$ calculation.

NOTE 3. $\operatorname{tCK}(A V G) \cdot M A X$ limits: Calculate $t C K(A V G)=t A A \cdot M A X / C L$ SELECTED and round the resulting tCK(AVG) down to the next valid speed bin (i.e. 3.3 ns or 2.5 ns or 1.875 ns or 1.5 ns or 1.25 ns or 1.07 ns or 0.938 ns ). This result is tCK(AVG).MAX corresponding to CL SELECTED.

NOTE 4. 'Reserved' settings are not allowed. User must program a different value.
NOTE 5. Any DDR3L-1333 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.

NOTE 6. Any DDR3L-1600 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.

NOTE 7. Any DDR3L-1866 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.

NOTE 8. Any DDR3L-2133 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.

NOTE 9. For CL5 support, refer to DIMM SPD information. DRAM is required to support CL5. CL5 is not mandatory in SPD coding.

NOTE 10. tREFI depends on operating commercial temperature and industrial temperature.
NOTE 11. For devices supporting optional down binning to $C L=11$ and $C L=9, t A A / t R C D / t R P m i n$ must be $13.125 n s$. SPD setting must be programed to match.

## 3. Package Drawing

### 3.1 96-ball FBGA

Solder ball: Lead free (Sn-Ag-Cu) Unit: mm


## NOTES FOR CMOS DEVICES

## (1) PRECAUTION AGAINST ESD FOR MOS DEVICES

Exposing the MOS devices to a strong electric field can cause destruction of the gate oxide and ultimately degrade the MOS devices operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it, when once it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. MOS devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. MOS devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor MOS devices on it.

## HANDLING OF UNUSED INPUT PINS FOR CMOS DEVICES

No connection for CMOS devices input pins can be a cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. The unused pins must be handled in accordance with the related specifications.

## STATUS BEFORE INITIALIZATION OF MOS DEVICES

Power-on does not necessarily define initial status of MOS devices. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the MOS devices with reset function have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. MOS devices are not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for MOS devices having reset function.

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Kingston Technology Company, Inc.
Kingston Technology Company, Inc. does not assume any liability for infringement of any intellectual property rights (including but not limited to patents, copyrights, and circuit layout licenses) of Kingston Technology Company, Inc. or third parties by or arising from the use of the products or information listed in this document. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of Kingston Technology Company, Inc. or others.
Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of the customer's equipment shall be done under the full responsibility of the customer. Kingston Technology Company, Inc. assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.
[Product applications]
Be aware that this product is for use in typical electronic equipment for general-purpose applications. Kingston Technology Company, Inc. makes every attempt to ensure that its products are of high quality and reliability. However, this product is not intended for use in the product in aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment, medical equipment for life support, or other such application in which especially high quality and reliability is demanded or where its failure or malfunction may directly threaten human life or cause risk of bodily injury. Customers are instructed to contact Kingston Technology Company's sales office before using this product for such applications.

## [Product usage]

Design your application so that the product is used within the ranges and conditions guaranteed by Kingston Technology Company, Inc., including the maximum ratings, operating supply voltage range, heat radiation characteristics, installation conditions and other related characteristics. Kingston Technology Company, Inc. bears no responsibility for failure or damage when the product is used beyond the guaranteed ranges and conditions. Even within the guaranteed ranges and conditions, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Kingston Technology Company, Inc. products does not cause bodily injury, fire or other consequential damage due to the operation of the Kingston Technology Company, Inc. product.

## [Usage environment]

Usage in environments with special characteristics as listed below was not considered in the design. Accordingly, our company assumes no responsibility for loss of a customer or a third party when used in environments with the special characteristics listed below.

## Example:

1) Usage in liquids, including water, oils, chemicals and organic solvents.
2) Usage in exposure to direct sunlight or the outdoors, or in dusty places.
3) Usage involving exposure to significant amounts of corrosive gas, including sea air, CL2, H2S, NH3, SO2, and NOx.
4) Usage in environments with static electricity, or strong electromagnetic waves or radiation.
5) Usage in places where dew forms.
6) Usage in environments with mechanical vibration, impact, or stress.
7) Usage near heating elements, igniters, or flammable items.

If you export the products or technology described in this document that are controlled by the Foreign Exchange and Foreign Trade Law of Taiwan, you must follow the necessary procedures in accordance with the relevant laws and regulations of Taiwan. Also, if you export products/technology controlled by U.S. export control regulations, or another country's export control laws or regulations, you must follow the necessary procedures in accordance with such laws or regulations.
If these products/technology are sold, leased, or transferred to a third party, or a third party is granted license to use these products, that third party must be made aware that they are responsible for compliance with the relevant laws and regulations.

## Contact Kingston



For more information, visit us at: https://www.kingston.com/en/solutions/embedded-and-industrial

For direct support, please contact us at: https://www.kingston.com/en/form/embedded

For quick questions, please email us at: emmc@kingston.com

