# sbRIO-9628 Specifications # Contents | hDIA 0020 Chasifications | 2 | |--------------------------|---| | bRIO-9628 Specifications | 3 | | | _ | # sbRIO-9628 Specifications #### sbRIO-9628 Features The sbRIO-9628 is an embedded CompactRIO Single-Board Controller that integrates a real-time processor, a user-reconfigurable FPGA, and digital I/O on a single printed circuit board (PCB). You can embed the sbRIO-9628 in high-volume OEM applications that require flexibility, reliability, and high performance. This controller features two Gigabit Ethernet connectors, two RS-232 serial ports, an RS-485 port, a CAN port, microSDHC, sixteen 16-bit analog inputs, four 16-bit analog outputs, four 5 V tolerant DIO ports, and a high-density RIO Mezzanine Card (RMC) connector that provides the option to connect two C Series I/O modules and 96 2.5 V/3.3 V single-ended digital I/O lines or 45 differential pairs. - NI-DAQmx support for C Series modules and onboard I/O as well as I/O expansion using CompactDAQ or FieldDAQ - TSN support on both Gigabit Ethernet ports - Display capable through USB Type-C host port - LVDS support for 45 RMC DIO lines - PCle x1 Gen 2.0 and SATA Gen 2.0 over **RMC** Figure 1. sbRIO-9628 Block Diagram Table 1. CompactRIO Single Board Controller with DAQmx Model Comparison | Components | sbRIO-9603 | sbRIO-9608 | sbRIO-9609 | sbRIO-9628 | sbRIO-9629 | sbRIO-9638 | |------------------------------------|-----------------------------------|------------|-----------------------------|------------------------------------|----------------------------------------|----------------------------------------| | Part Number | | | | | | | | Developmen<br>t Kit Part<br>Number | 787287-01 | 787288-01 | 787289-01 | 787296-01 | 787298-01 | 787297-01 | | OEM Kit Part<br>Number | 787287-02 | 787288-02 | 787289-02 | 787296-02 | 787298-02 | 787297-02 | | Performanc | e | | | | | | | Processor | Intel E3805<br>1.33 GHz Dual-Core | | Intel E3845<br>1.91 GHz Qua | Intel E3825<br><b>dG∂r</b> GHz Dua | Intel E3845<br>l <b>-£C91</b> eGHz Qua | Intel E3805<br>nd <b>lG6r6</b> Hz Dual | | RAM (DDR3L) | 1 GB | | 2 GB | 1 GB | 2GB | 1 GB | | Disk (eMMC) | 4 GB | | | | | | | Xilinx Artix-7<br>FPGA | XC7A75T | XC7A200T | | XC7A100T | XC7A200T | XC7A100T | | Components | sbRIO-9603 | sbRIO-9608 | sbRIO-9609 | sbRIO-9628 | sbRIO-9629 | sbRIO-9638 | |-------------------------------|--------------------------------------------------------------------------------------------|---------------|----------------|-------------------------------------------------------|-------------|-------------| | Onboard Pe | ripherals | | | | | | | Ethernet | 2x IEEE 802.1 | AS-2011IEEE 1 | L588-2008 (def | ault end-to-en | nd profile) | | | USB Type-C<br>port | USB 2.0 device | ce | | | | | | USB Type-C<br>port | 1x USB 3.1 Ge | en1 Host | | | | | | DisplayPort<br>Alt Mode | No Yes | | Yes | | | No | | USB Type-A<br>port | | | | 2x USB 2.0 host | | | | SD port | _ | | | microSDHC | | | | CAN port | 1x CAN FD | | | | | | | RS-232 port | 1x | | | 2x | | | | RS-485 port | _ | | 1x | | | | | Onboard IO | 1 | | | | | | | Analog I/O | _ | | | 16 SE/8 Differential, 233 kS/s, 16-bit, ±10 V to ±1 V | | /s, 16-bit, | | | | | | 4x AO 100 kS/s/ch, 16-bit, ±10 V | | | | Digital I/O<br>(5 V tolerant) | _ | | 4x DIO | | 28x DIO | | | <b>RMC Conne</b> | ctor | | | | | | | C Series | 2x C Series interfaces <sup>2</sup> | | | | | | | USB | USB 2.0 host | | | _ | | | | DIO | 96x DIO <sup>3</sup> , 3.3 V/2.5 V SE/Differential — | | | | | | | PCle | 1x PCle x1 Gen 2.0 | | | | | | | SATA | 1x SATA Gen 2.0 | | | | | | | Power | Optional Input Power from RMC (9 V to 30 V), Output power to RMC (3.3 V and 5 V, FPGA VIO) | | | _ | | | $<sup>^{\</sup>scriptscriptstyle 1}\,$ Programmable through LabVIEW FPGA and NI-DAQmx. <sup>&</sup>lt;sup>2</sup> Programmable through LabVIEW FPGA and NI-DAQmx. <sup>&</sup>lt;sup>3</sup> Programmable with LabVIEW FPGA only. Configurable as 4x RS-232 UARTs or 2x RS-485 UARTs via the sbRIO CLIP generator. #### **Definitions** **Warranted** specifications describe the performance of a model under stated operating conditions and are covered by the model warranty. **Characteristics** describe values that are relevant to the use of the model under stated operating conditions but are not covered by the model warranty. - **Typical** specifications describe the performance met by a majority of models. - **Nominal** specifications describe an attribute that is based on design, conformance testing, or supplemental testing. Specifications are **Typical** unless otherwise noted. #### **Conditions** Specifications are valid for -40 °C to 85 °C unless otherwise noted. #### **Software** **Note** For minimum software support information, visit <u>ni.com/r/swsupport</u>. | Supported operating system | NI Linux Real-Time (64-bit) | |---------------------------------------------|-----------------------------------------------------------------------------------| | Supported C Series module programming modes | Real-Time (NI-DAQmx) mode Real-Time Scan (I/O Variables) mode LabVIEW FPGA mode | #### **Application software** | LabVIEW <sup>4</sup> | LabVIEW 2019 or later, | |-------------------------------------------------------|--------------------------------------------| | | LabVIEW Real-Time Module 2019 or later, | | | LabVIEW FPGA Module 2019 or later | | Driver software | NI CompactRIO Device Drivers 19.5 or later | | Planned Software Support | | | Support for RS-232 through RMC connector | NI CompactRIO Device Drivers 19.6 or later | | Support for RS-485 through RMC connector | NI CompactRIO Device Drivers 19.6 or later | | Support for CAN and CAN FD through dedicated CAN port | NI CompactRIO Device Drivers 20.5 or later | To set up a C/C++ based toolchain, visit ni.com/info and enter the info code NILRTCrossCompile for more information. #### **Processor** | CPU | Intel Atom E3825 | |-----------------|------------------| | Number of cores | 2 | | CPU frequency | 1.33 GHz | | On-die L2 cache | 1 MB (shared) | <sup>&</sup>lt;sup>4</sup> LabVIEW FPGA Module is not required when using Real-Time Scan (I/O Variables) mode or Real-Time (NI-DAQmx) mode. To program the user-accessible FPGA on the sbRIO-9628, the LabVIEW FPGA Module is required. # Memory | Density | 1 GB | |-------------------------------|------------| | Type | DDR3L | | Maximum theoretical data rate | 8.533 GB/s | # Storage | Storage | 4 GB | |--------------|-----------------| | Storage type | Planar SLC NAND | **Note** Visit <u>ni.com/r/ssdbp</u> for information about the life span of the nonvolatile memory and about best practices for using nonvolatile memory. # **Network/Ethernet Port** | Number of ports | 2 | |--------------------------|-----------------------------------------------| | Network interface | 10Base-T, 100Base-TX, and 1000Base-T Ethernet | | Compatibility | IEEE 802.3 | | Communication rates | 10 Mb/s, 100 Mb/s, 1000 Mb/sauto-negotiated | | Maximum cabling distance | 100 m/segment | # **Network Timing and Synchronization** | Protocol | IEEE 802.1AS-2011 | |-----------------------------------|---------------------------------------------| | | IEEE 1588-2008 (default end-to-end profile) | | Network synchronization accuracy⁵ | <1 µs | **Note** The sbRIO-9628 employs time-aware transmission support. For more information about time-aware transmission support, visit ni.com/r/ timeaware. #### **USB Ports** | USB Type-C device port | | | | |-----------------------------|--------------------------|--|--| | USB interface | USB 2.0, Hi-Speed | | | | Maximum data rate | 480 Mb/s | | | | Maximum current (from host) | 250 mA | | | | USB Type-C host port | | | | | USB interface | USB 3.1 Gen1, SuperSpeed | | | | Maximum data rate | 5 Gb/s | | | | Maximum current | 900 mA | | | | Alternate mode | DisplayPort | | | | USB Type-A host port | | | | <sup>&</sup>lt;sup>5</sup> Network synchronization is system-dependent. For information about network synchronization accuracy, visit <u>ni.com/r/criosync</u>. | Number of ports | 2 | |-------------------|--------------------------| | USB interface | USB 2.0 Gen1 | | Maximum data rate | 480 Mb/s | | Maximum current | 1.4 A, across both ports | # SD Association MicroSD Card Slot | MicroSD card support | MicroSD and MicroSDHC standards | | | | |----------------------------|--------------------------------------------------|--|--|--| | Supported interface speeds | Full speed, high speed, UHS - I SDR50, and DDR50 | | | | # **Internal Real-Time Clock** | Accuracy | 200 ppm; 40 ppm at 25 °C | |----------|--------------------------| | | | # **CMOS Battery** | Onboard battery type | BR1632 | | | | |------------------------------------|------------|--|--|--| | Typical battery life | | | | | | Power applied to power connector | 10 years | | | | | Stored at temperatures up to 25 °C | 3.0 years | | | | | Stored at temperatures up to 85 °C | 2.25 years | | | | # RS-232 (DTE) Serial Port | Number of interfaces | | | | | | |----------------------|----------------------------------|--|--|--|--| | Onboard RS-232 | 2 (ASRL1, ASRL2) | | | | | | RMC RS-232 via FPGA | 4 | | | | | | Baud rate support | Arbitrary | | | | | | Maximum baud rate | 921,600 b/s | | | | | | Data bits | 5, 6, 7, 8 | | | | | | Stop bits | 1, 2 | | | | | | Parity | Odd, Even, Mark, Space | | | | | | Flow control | RTS/CTS, XON/XOFF, DTR/DSR, None | | | | | | Programming method | LabVIEW Real-Time (NI-VISA) | | | | | # **RS-485 Serial Port** | Number of interfaces | | | | |----------------------|-------------|--|--| | Onboard RS-485 | 1 (ASRL3) | | | | RMC RS-485 via FPGA | 2 | | | | Maximum baud rate | 921,600 b/s | | | | Data bits | 5, 6, 7, 8 | | | | Stop bits | 1, 1.5, 2 | |-----------------------------------------|-----------------------------| | Parity | Odd, Even, Mark, Space | | Flow control | XON/XOFF | | Wire mode | 4-wire, 2-wire, 2-wire auto | | Isolation voltage, port to earth ground | None | # Reconfigurable FPGA | FPGA type | Xilinx Artix-7 XC7A100T | |--------------------------------------------|-------------------------| | Number of flip-flops | 126,800 | | Number of 6-input LUTs | 63,400 | | Number of DSP slices (18 × 25 multipliers) | 240 | | Available block RAM | 4,860 kbits | | Number of DMA channels | 16 | | Number of logical interrupts | 32 | # CAN | Number of interfaces | 1 (CAN0) | | | | | |----------------------|--------------|--|--|--|--| | Programming Method | LabVIEW FPGA | | | | | | Onboard CAN transceiver | TI TCAN4550 | | | | |-------------------------|-------------|--|--|--| | Maximum baud rate | | | | | | CAN | 1 Mb/s | | | | | CAN FD | 5 Mb/s | | | | # Digital I/O on RMC Connector | Number of DIO channels | 96 single-ended, maximum | | | |------------------------------------|--------------------------|--|--| | | 45 differential, maximum | | | | Maximum tested current per channel | ±3 mA | | | **Note** The performance of the RMC DIO pins is bounded by the FPGA, signal integrity, the application timing requirements, and the RMC design. A general SPI application will typically be able to meet these requirements and achieve frequencies of up to 10 MHz. For more information on using DIO to connect to RMCs, visit <u>ni.com/r/RMCDIO</u>. Note Refer to the Artix-7 FPGAs Data Sheet: DC and AC Switching Characteristics document, DS181, for information about additional standards supported by the Artix-7 FPGA I/O. **Table 2.** Single-Ended FPGA I/O Levels | I/O<br>Standard | Input Voltage Low, V | | | | | Output<br>Voltage | Drive<br>Strength | FPGA_VIO | |-----------------|----------------------|---------|---------|---------|----------------------|-------------------|-------------------|----------| | | Minimum | Maximum | Minimum | Maximum | Low, V OL<br>Maximum | 0 / | | | | LVTTL | -0.3 V | 0.8 V | 2 V | 3.45 V | 0.4 V | 2.4 V | 4 mA,<br>8 mA, | 3.3 V | | I/O<br>Standard | Input Volta | nput Voltage Low, V Input Voltage High, VIH | | age High, | Voltage | Output<br>Voltage | Drive<br>Strength | FPGA_VIO | |-----------------|-------------|---------------------------------------------|---------|----------------------|----------------------|----------------------|-----------------------------------|----------| | | Minimum | Maximum | Minimum | Maximum | Low, V OL<br>Maximum | 0 ' | | | | LVCMOS3 | | | | | | FPGA_VIO<br>- 0.40 V | 12 mA,<br>16 mA,<br>24 mA | | | LVCMOS2<br>5 | | 0.7 V | 1.7 V | FPGA_VIO<br>+ 0.30 V | | | 4 mA,<br>8 mA,<br>12 mA,<br>16 mA | 2.5 V | #### Table 3. Differential FPGA Input Levels | I/O | Input Common Mode Voltage, V ICM | | Input Differential Voltage, V ID | | | FPGA_VIO | | |------------------|----------------------------------|---------|----------------------------------|---------|---------|----------|-------| | Standard | Minimum | Typical | Maximum | Minimum | Typical | Maximum | | | LVDS_25 | 0.3 V | 1.2 V | 1.5 V | 0.1 V | 0.35 V | 0.6 V | 2.5 V | | MINI_LVDS<br>_25 | | | 1.71 V | 0.2 V | 0.4 V | 0.6 V | | #### Table 4. Differential FPGA Output Levels<sup>6</sup> | I/O<br>Standard | Output Common Mode Voltage, V<br>OCM | | Output Differential Voltage, V OD | | | FPGA_VIO | | |------------------|--------------------------------------|---------|-----------------------------------|---------|---------|--------------------|-------| | | Minimum | Typical | Maximum | Minimum | Typical | Maximum | | | LVDS_25 | 1.0 V | 1.25 V | 1.425 V | 0.247 V | 0.35 V | 0.6 V | 2.5 V | | MINI_LVDS<br>_25 | 1.0 V | 1.2 V | 1.4 V | 0.3 V | 0.45 V | 0.6 V <sup>7</sup> | | #### **Table 5.** FPGA DIO Pins and Trace Lengths | Pins | Power Rail | Shortest Trace<br>Length | Longest Trace<br>Length | Length Matching<br>Within Differential<br>Pairs | |--------------|---------------|--------------------------|-------------------------|-------------------------------------------------| | DIO_47 DIO_0 | FPGA_VIO<470> | 12.7 mm (0.5 in.) | 40.13 mm (1.58 in.) | 0.25 mm (0.01 in.) | $<sup>^6~</sup>R_T$ = 100 $\Omega$ across P and N pairs at destination <sup>&</sup>lt;sup>7</sup> Internal VCCAUX = 1.8 V ±5% | Pins | Power Rail | Shortest Trace<br>Length | Longest Trace<br>Length | Length Matching<br>Within Differential<br>Pairs | |---------------|----------------|--------------------------|-------------------------|-------------------------------------------------| | DIO_96 DIO_48 | FPGA_VIO<9648> | 46.23 mm (1.82 in.) | 71.88 mm (2.83 in.) | 0.25 mm (0.01 in.) | **Note** One inch (1.0 in.) of trace creates approximately 167 ps of delay. Contact NI if your system requires tighter timing. ## Additional RS-232 UART Support **Note** Voltage levels are specified by the single-ended FPGA I/O levels in the **Digital I/O on RMC Connector** section. | Number of interfaces | 4 (ASRL4, ASRL5, ASRL6, ASRL7) | |----------------------|----------------------------------| | Maximum baud rate | 921,600 b/s | | Data bits | 5, 6, 7, 8 | | Stop bits | 1, 2 | | Parity | Odd, Even, Mark, Space | | Flow control | RTS/CTS, XON/XOFF, DTR/DSR, None | ## Additional RS-485 UART Support **Note** Voltage levels are specified by the single-ended FPGA I/O levels in the **Digital I/O on RMC Connector** section. | Number of interfaces | 2 (ASRL8, ASRL9) | |----------------------|-----------------------------| | Maximum baud rate | 921,600 b/s | | Data bits | 5, 6, 7, 8 | | Stop bits | 1, 2 | | Parity | Odd, Even, Mark, Space | | Flow control | XON/XOFF | | Transmission modes | 2-wire, 2-wire auto, 4-wire | # **Analog Input Characteristics** | Number of channels | 16 single-ended or 8 differential | | | |------------------------------------------------|-----------------------------------|--|--| | ADC resolution | 16 bits | | | | Maximum aggregate sampling rate | 233 kS/s | | | | Input range | ±10 V, ±5 V, ±2 V, ±1 V | | | | Maximum working voltage (signal + common mode) | | | | | 10 V range | ±12.5 V | | | | 5 V range | ±10 V | | | | 2 V range | ±8.5 V | | | | 1 V range | ±8 V | | | | Input impedance | | | | |------------------------|----------------------------------------|--|--| | Powered on | > 1 G $\Omega$ in parallel with 100 pF | | | | Powered off/overload | 2.3 kΩ minimum | | | | Overvoltage protection | | | | | Powered on | ±25 V, for up to 2 Al pins | | | | Powered off | ±15V | | | #### Table 6. Analog Input Accuracy | Calibration Interval | Measurement<br>Conditions | Residual Gain Error | Residual Offset Error | |----------------------|---------------------------|---------------------------|-----------------------| | 2 years | Typical (25 °C, ±5 °C) | 150 ppm of reading | 60 ppm of range | | | Maximum (-40 to 85 °C) | 1,200 ppm of reading | 1,000 ppm of range | | 15 years | Typical (25 °C, ±5 °C) | 400 ppm of reading | 60 ppm of range | | | Maximum (-40 to 85 °C) | 3,400 ppm of reading | 1,000 ppm of range | | Gain drift | | 6 ppm of reading/°C | | | Offset drift | | 4 ppm of range/°C | | | Al noise | | | | | 10 V range | | 175 μVrms | | | 5 V range | | 90 μVrms | | | 2 V range | | 40 μVrms | | | 1 V range | | 25 μVrms | | | INL | | ±64 ppm of range, maximum | | | DNL | No missing codes guaranteed | |-------------------------|-----------------------------| | CMRR, DC to 60 Hz | | | 10 V range | 80 dB | | 5 V range | 86 dB | | 2 V range | 94 dB | | 1 V range | 98 dB | | Input bandwidth (-3 dB) | 540 kHz, typical | | Crosstalk (10 kHz) | -70 dB | #### Typical performance Figure 2. Common Mode Rejection Ratio versus Frequency Normalized Signal Amplitude (dB) -2 -3 -5 -6 5 V DIFF 10 k -8 Figure 3. Normalized Signal Amplitude versus Frequency Figure 4. Settling Error versus Time for Different Source Impedances 100 k Frequency (Hz) **Analog Output Characteristics** | Number of channels | 4 | |--------------------|---------| | DAC resolution | 16 bits | Table 7. Analog Output Update Rate | Number of Channels | Maximum Update Rate | Minimum Update Time | |--------------------|---------------------|---------------------| | 1 | 298 kS/s | 3.35 μs | | Number of Channels | Maximum Upda | ate Rate | Minimum Update Time | | |-----------------------------|--------------|------------------|---------------------|--| | 2 | 165 kS/s | | 6.05 μs | | | 3 | 114 kS/s | | 8.75 μs | | | 4 | 86.9 kS/s | | 11.5 μs | | | Range | | ±10 V | | | | Overrange operating voltage | | ' | | | | Minimum | | 10.4 V | | | | Typical | | 10.5 V | | | | Maximum | | 10.6 V | | | | Output impedance | | 2Ω typical | | | | Current drive | | ±3 mA/channel | maximum | | | Protection | | Short-circuit to | ground | | | Power-on state <sup>8</sup> | | 0 V | | | #### Table 8. Analog Output Accuracy | Calibration Interval | Measurement<br>Conditions | Residual Gain Error | Residual Offset Error | |----------------------|---------------------------|----------------------|-----------------------| | 2 years | Typical (25 °C, ±5 °C) | 450 ppm of reading | 120 ppm of range | | | Maximum (-40 to 85 °C) | 1,200 ppm of reading | 2,500 ppm of range | | 15 years | Typical (25 °C, ±5 °C) | 900 ppm of reading | 120 ppm of range | | | Maximum (-40 to 85 °C) | 3,000 ppm of reading | 2,500 ppm of range | | Gain drift | | 12 ppm of reading/°C | | <sup>&</sup>lt;sup>8</sup> When the analog output initializes, a voltage glitch occurs for about 300 ns, peaking at -0.4 V, typical. | Offset drift | 12 ppm of range/°C | |---------------------------------------|----------------------------| | Offset drift | 12 ppin or range/ C | | INL (Endpoint Fit) | ±184 ppm of range, maximum | | DNL | ±16 ppm of range, maximum | | Capacitive drive | 1.5 nF, typical | | Slew rate | 4 V / μsec, typical | | Settling time (100 pF load to 320 μV) | | | FS step | 50 μs | | 2 V step | 12 μs | | 0.2 V step | 9 μs | # **Power Outputs on RMC** **Notice** Exceeding the power limits may cause unpredictable device behavior. | +5 V power output (including 5 V C Series) | | | |--------------------------------------------|-----------|--| | Output voltage | 5 V ±5% | | | Maximum current | 1.5 A | | | Maximum ripple and noise | 50 mV | | | +3.3 V_AUX power output | | | | Output voltage | 3.3 V ±5% | | | | · | | | Maximum current | 0.33 A | | |----------------------------------|------------------------|--| | Maximum ripple and noise | 50 mV | | | FPGA_VIO (0 to 47) power output | | | | Output voltage | 3.3 V ±5% or 2.5 V ±5% | | | Maximum current | 0.33 A | | | Maximum ripple and noise | 50 mV | | | FPGA_VIO (48 to 95) power output | | | | Output voltage | 3.3 V ±5% or 2.5 V ±5% | | | Maximum current | 0.33 A | | | Maximum ripple and noise | 50 mV | | # **Power Inputs on RMC** **Notice** Exceeding the power limits may cause unpredictable device behavior. **Note** The onboard logic chooses the highest input voltage from the the built-in battery, V BAT on the RMC connector, and V IN through the power connector. | Voltage input range | 9 V DC to 30 V DC | |-----------------------------|-------------------| | Reversed-voltage protection | 30 V DC | | Power consumption | 28 W, maximum | |---------------------|-------------------------------------| | V BAT power input | | | Current consumption | 2.5 μA, nominal<br>6.75 μA, maximum | | Voltage level | 3.3 V | | Minimum voltage | 2.3 V | # 3.3 V Digital I/O on 50-Pin IDC Connector | Number of DIO channels | 4 | |---------------------------------------------------------|-----------------| | Maximum tested current per channel | ±3 mA | | Input logic levels | | | Input low voltage, V <sub>IL</sub> | -0.3 V, minimum | | | 0.8 V, maximum | | Input high voltage, V <sub>IH</sub> | 2.0 V, minimum | | | 5.25 V, maximum | | Output logic levels | | | Output high voltage, V <sub>OH</sub> when sourcing 3 mA | 2.4 V, minimum | | | 3.45 V, maximum | | Output low voltage, V <sub>OL</sub> when sinking 3 mA | 0.0 V, minimum | | | | | 0.4 V, maximum | | |----------------|--| | | | # Real-Time (NI-DAQmx) Mode The following specifications are applicable for modules and slots programmed in Real-Time (NI-DAQmx) mode. For more information about using modules in LabVIEW FPGA mode or Real-Time Scan (I/O Variables) mode, visit <u>ni.com/r/swsupport</u>. #### **Analog Input** | Input FIFO size | 253 samples per slot | |--------------------------------|----------------------------------------------| | Maximum sample rate | Determined by the C Series module or modules | | Timing accuracy | 50 ppm of sample rate | | Timing resolution | 12.5 ns | | Number of channels supported | Determined by the C Series module or modules | | Number of hardware-timed tasks | 8 | **Note** Maximum sample rate performance is dependent on type of installed C Series module and number of channels in the task. **Note** Timing accuracy does not include group delay. For more information, refer to the documentation for each C Series module. #### **Analog Output** #### Hardware-timed tasks | Number of hardware-timed tasks | 8 | | |------------------------------------|----------------------------------------------|--| | Number of channels supported | | | | Onboard regeneration | 16 | | | Non-regeneration | Determined by the C Series module or modules | | | Non-hardware-timed tasks | | | | Number of non-hardware-timed tasks | Determined by the C Series module or modules | | | Number of channels supported | Determined by the C Series module or modules | | | Maximum update rate | 1.6 MS/s | | **Note** Streaming applications are limited by system-dependent factors and the capability of C Series modules. | Timing accuracy | 50 ppm of sample rate | |------------------------------------|------------------------------------------| | Timing resolution | 12.5 ns | | Waveform onboard regeneration FIFO | 8,191 samples shared among channels used | | Waveform streaming FIFO | 253 samples per slot | # **Digital Waveform** | Waveform acquisition (DI) FIFO | | |--------------------------------|----------------------| | Parallel modules | 255 samples per slot | | Serial modules | 127 samples per slot | | Waveform onboard regeneration (DO) FIFO | | | |-----------------------------------------|---------------------------------------|--| | Parallel modules | 2,047 samples shared among slots used | | | Waveform streaming (DO) FIFO | | | | Parallel modules | 255 samples per slot | | | Serial modules | 127 samples per slot | | | Sample clock frequency | | | | Digital input | 0 MHz to 10 MHz | | | Digital output | | | | ot0:6 timing engine | 0 MHz to 3.5 MHz | | | ot7 timing engine | 0 MHz to 10 MHz | | **Note** Streaming applications are limited by system-dependent factors and the capability of C Series modules. | Timing accuracy | 50 ppm | |-----------------------------------------------|--------| | Number of digital input hardware-timed tasks | 8 | | Number of digital output hardware-timed tasks | 8 | # **General-Purpose Counters/Timers** | Number of counters/timers | 4 | |---------------------------|---------| | Resolution | 32 bits | | Counter measurements | Edge counting, pulse, semi-period, period, two-<br>edge separation, pulse width | |-------------------------------|---------------------------------------------------------------------------------------| | Position measurements | X1, X2, X4 quadrature encoding with Channel Z reloading; two-pulse encoding | | Output applications | Pulse, pulse train with dynamic updates, frequency division, equivalent time sampling | | Internal base clocks | 80 MHz, 20 MHz, 13.1072 MHz, 12.8 MHz,<br>10 MHz, 100 kHz | | External base clock frequency | 0 MHz to 20 MHz | | Base clock accuracy | 50 ppm | | Output frequency | 0 MHz to 20 MHz | | Inputs | Gate, Source, HW_Arm, Aux, A, B, Z, Up_Down | | Routing options for inputs | Any module PFI, analog trigger, many internal signals | | FIFO | Dedicated 127-sample FIFO | # **Frequency Generator** | Number of channels | 1 | |--------------------|-------------------------| | Base clocks | 20 MHz, 10 MHz, 100 kHz | | Divisors | 1 to 16 (integers) | | Base clock accuracy | 50 ppm | |---------------------|-------------------------| | Output | Any module PFI terminal | #### **Module PFI** | Functionality | Static digital input, static digital output, timing input, and timing output | |-------------------------|---------------------------------------------------------------------------------------------| | Timing output sources | Many analog input, analog output, counter, digital input, and digital output timing signals | | Timing input frequency | 0 MHz to 20 MHz | | Timing output frequency | 0 MHz to 20 MHz | **Note** Actual available timing output source signals are dependent on type of installed C Series module. # **Digital Triggers** | Source | Any module PFI terminal | |------------------------|------------------------------------------------------------------------------------| | Polarity | Software-selectable for most signals | | Analog input function | Start Trigger, Reference Trigger,Pause Trigger,Sample Clock, Sample Clock Timebase | | Analog output function | Start Trigger, Pause Trigger,Sample Clock, Sample Clock Timebase | | Counter/timer function | Gate, Source, HW_Arm, Aux, A, B, Z, Up_Down | |------------------------|---------------------------------------------| | | | # Module I/O States | At power-on | Module-dependent. Refer to the documentation | |-------------|----------------------------------------------| | | for each C Series module. | | | | # Time-Based Triggers and Timestamps | Number of time-based triggers | 5 | | |-------------------------------|------------------------------------------------|--| | | | | | Number of timestamps | 6 | | | Analog input | | | | Time-based triggers | Start Trigger, Sync Pulse | | | Timestamps | Start Trigger, Reference Trigger, First Sample | | | Analog output | | | | Time-based triggers | Start Trigger, Sync Pulse | | | Timestamps | Start Trigger, First Sample | | | Digital input | | | | Time-based triggers | Start Trigger | | | Timestamps | Start Trigger, Reference Trigger, First Sample | | | Digital output | | | | Time-based triggers | Start Trigger | | | | | | | Timestamps | Start Trigger, First Sample | |----------------------|----------------------------------| | Counter/timer input | | | Time-based triggers | Arm Start Trigger | | Timestamps | Arm Start Trigger | | Counter/timer output | | | Time-based triggers | Start Trigger, Arm Start Trigger | | Timestamps | Start Trigger, Arm Start Trigger | # **RMC Support Signals** | C Series | 2 interfaces | |-------------------|-------------------------| | PCle | Gen 2.0 | | SATA | Gen 2.0 | | USB | | | USB interface | USB 2.0 High-Speed Host | | Maximum data rate | 480 Mb/s | #### Table 9. Input Signals | Signal | V <sub>IL</sub> | | V <sub>IH</sub> | | |----------|-----------------|---------|-----------------|---------| | | Minimum | Maximum | Minimum | Maximum | | SYS_RST# | -0.30 V | 0.80 V | 2.00 V | 3.60 V | | CLK_REQ | | | | | Table 10. Output Signals | Signal | V <sub>OL</sub> , Maximum | V <sub>OH</sub> , Minimum | Maximum Sink<br>Current | Maximum Source<br>Current | |------------|---------------------------|---------------------------|-------------------------|---------------------------| | FPGA_CONF | 0.40 V | 2.90 V | 8.00 mA | 8.00 mA | | STATUS_LED | | | | | | RST# | | | | | | USB_CPEN | | | 4.00 mA | 4.00 mA | **Table 11.** Signal Voltage Characteristics | Signal | Pull-Up Value, Typical | Rail Voltage | |-----------|------------------------|--------------| | SYS_RST#9 | 4.75 kΩ | 3.3 V | | CLK_REQ | | | ## **Power Requirements** The sbRIO-9628 requires a power supply connected either to the power connector or through the VIN\_filtered pins through the RMC. Refer to the Connecting the sbRIO-96xx to Power section in the CompactRIO Single Board Controller with DAQmx Hardware Installation Manual on ni.com/manuals for information about connecting the power supply. Refer to the CompactRIO Single Board Controller with DAQmx System Development Manual on ni.com/manuals for more information about how to power the sbRIO-9628 through the RMC. **Notice** Exceeding the power limits may cause unpredictable device behavior. | Recommended power supply | | |--------------------------|-------------------------------------------------| | Development kit | NI PS-10 Desktop Power Supply (included in kit) | | | Condor STD-24050 | | | 120 W, 24 V DC | | | | <sup>&</sup>lt;sup>9</sup> Pull-up on SYS\_RST# is to 3.3 V when the model is in Run Mode, Safe Mode, and when in Sleep. | OEM kit | 55 W, 24 V DC, maximum | |-----------------------------|-------------------------------------| | Voltage input range | 9 V DC to 30 V DC | | Reversed-voltage protection | 30 V DC | | Power consumption with RMC | 55 W, maximum | | Replacement battery | | | Manufacturer | Rayovac | | Model | BR1632 | | Cell chemistry system | Lithium Carbon Monofluoride (Li/CF) | # **Physical Characteristics** | Weight | 154 g (5.4 oz) | |--------|----------------| | | | # sbRIO-9628 Dimensions # Safety Voltages Connect only voltages that are below these limits. | V terminal to C terminal | 30 V DC, maximum, Measurement Category I | |--------------------------|------------------------------------------| | | | **Caution** Do not connect the model to signals or use for measurements within Measurement Categories II, III, or IV. **Attention** Ne connectez pas le modèle à des signaux et ne l'utilisez pas pour effectuer des mesures dans les catégories de mesure II, III ou IV. Measurement Category I is for measurements performed on circuits not directly connected to the electrical distribution system referred to as MAINS voltage. MAINS is a hazardous live electrical supply system that powers equipment. This category is for measurements of voltages from specially protected secondary circuits. Such voltage measurements include signal levels, special equipment, limited-energy parts of equipment, circuits powered by regulated low-voltage sources, and electronics. **Note** Measurement Categories CAT I and CAT O are equivalent. These test and measurement circuits are for other circuits not intended for direct connection to the MAINS building installations of Measurement Categories CAT II, CAT III, or CAT IV. #### **Environmental Guidelines** - Notice This model is intended for use in indoor applications only. - Notice The OEM Kit may require a heat sink or air flow to remain within the maximum allowed temperature ranges. You can mount the Thermal Kit for CompactRIO Single Board Controller with NI-DAQmx heat spreader on the NI sbRIO model. - Notice The Development Kit must be used with the Thermal Kit for CompactRIO Single Board Controller with NI-DAQmx. - Notice The model's thermal performance is greatly influenced by several factors, including resource utilization, mounting, and adjacent power dissipation. These factors can substantially affect the achievable external ambient temperature at which the maximum local and reported temperatures are reached. NI recommends you validate your system to ensure local and reported temperatures remain within maximum allowed temperature ranges. In some applications, additional thermal design may be necessary. - **Notice** Exercise caution when designing an enclosure for the model. Auxiliary cooling may be necessary to keep the model within the specified operating temperature range. - **Notice** For information about and examples of environmental and design factors that can affect the thermal performance of NI sbRIO systems, visit ni.com/r/sbriocooling. - **Notice** For model-specific guidelines about enabling proper thermal design, refer to the CompactRIO Single Board Controller with DAQmx Hardware Installation Manual on ni.com/manuals. #### **Local Ambient Temperature** Local ambient temperature is the temperature measured directly adjacent to the model. Note Operating temperature refers to the temperature of the room, environment, or enclosure in which an sbRIO-9628 is installed. The maximum operating temperature allowable for sbRIO-9628 is determined by the monitored battery temperature. Refer to the device Safety, **Environmental, and Regulatory Information** document on ni.com/ manuals for more information. **Note** For more information about designing a thermal solution, validating temperature, and measuring both local ambient temperature and operating temperature, refer to the CompactRIO Single-BoardController with NI-DAQmx Hardware Installation Manual on ni.com/manuals. #### **Environmental Characteristics** | Local ambient temperature | -40 °C to 85 °C | |----------------------------|-------------------------------| | Onboard sensor temperature | | | CPU | 108 °C, maximum <sup>10</sup> | | FPGA | 98 °C, maximum | | Primary System | 85 °C, maximum | | Secondary System | 85 °C, maximum | | Storage | -40 °C to 85 °C | **Note** NI recommends verifying the maximum case temperatures for the following components when designing a custom heat spreader. Refer to the **CompactRIO Single Board Controller with DAQmx Hardware Installation Manual** on <a href="mailto:ni.com/manuals">ni.com/manuals</a> for more information about validating the thermal characteristics of your system. The CPU reduces its operating frequency when the die temperature reaches 108 °C. NI recommends keeping the die temperature below 108 °C to guarantee optimal performance. Refer to the CompactRIO Single Board Controller with NI-DAQmx Hardware Installation Manual for information about monitoring the CPU die temperature. Figure 5. sbRIO-9628 Component Locations Table 12. Component Maximum Case Temperature | Component | Maximum Case Temperature | |------------------|---------------------------------| | CPU | Validate digitally. | | FPGA | Validate digitally. | | CPLD | 94 °C | | NI ASIC 1 | 120 °C | | NI ASIC 2 | 116 °C | | DDR memory | 95 °C | | NAND Flash | 91 °C | | ENET I210 | 95 °C | | USB PHY | 120 °C | | OSC | 112 °C | | Battery | 85 °C | | Humidity | | | Operating | 10% RH to 90% RH, noncondensing | | Storage | 5% RH to 95% RH, noncondensing | | Pollution Degree | 2 | | Maximum altitude | 5,000 m | |------------------|---------| | | | ## Safety Compliance Standards This product is designed to meet the requirements of the following electrical equipment safety standards for measurement, control, and laboratory use: - IEC 61010-1, EN 61010-1 - UL 61010-1, CSA C22.2 No. 61010-1 **Note** For safety certifications, refer to the product label or the <u>Product</u> Certifications and Declarations section. # **Electromagnetic Compatibility** This product meets the requirements of the following EMC standards for electrical equipment for measurement, control, and laboratory use: - EN 61326-1 (IEC 61326-1): Class A emissions; Industrial immunity - EN 55011 (CISPR 11): Group 1, Class A emissions - AS/NZS CISPR 11: Group 1, Class A emissions - FCC 47 CFR Part 15B: Class A emissions - ICES-003: Class A emissions **Note** In the United States (per FCC 47 CFR), Class A equipment is intended for use in commercial, light-industrial, and heavy-industrial locations. In Europe, Canada, Australia and New Zealand (per CISPR 11) Class A equipment is intended for use in non-residential locations. **Note** Group 1 equipment (per CISPR 11) is any industrial, scientific, or medical equipment that does not intentionally generate radio frequency energy for the treatment of material or inspection/analysis purposes. **Notice** For EMC declarations and certifications, and additional information, refer to the <u>Product Certifications and Declarations</u> section. #### **Environmental Standards** This product meets the requirements of the following environmental standards for electrical equipment. - IEC 60068-2-1 Cold - IEC 60068-2-2 Dry heat # CE Compliance ( € This product meets the essential requirements of applicable European Directives, as follows: - 2014/30/EU; Electromagnetic Compatibility Directive (EMC) - 2011/65/EU; Restriction of Hazardous Substances (RoHS) #### **Product Certifications and Declarations** Refer to the product Declaration of Conformity (DoC) for additional regulatory compliance information. To obtain product certifications and the DoC for NI products, visit ni.com/product-certifications, search by model number, and click the appropriate link. ## **Environmental Management** NI is committed to designing and manufacturing products in an environmentally responsible manner. NI recognizes that eliminating certain hazardous substances from our products is beneficial to the environment and to NI customers. For additional environmental information, refer to the **Engineering a Healthy Planet** web page at <u>ni.com/environment</u>. This page contains the environmental regulations and directives with which NI complies, as well as other environmental information not included in this document. #### **EU and UK Customers** • Waste Electrical and Electronic Equipment (WEEE)—At the end of the product life cycle, all NI products must be disposed of according to local laws and regulations. For more information about how to recycle NI products in your region, visit ni.com/environment/weee. #### **Battery Replacement and Disposal** • **Battery Directive**—This product contains a long-life coin cell battery. If you need to replace it, use the Return Material Authorization (RMA) process or contact an authorized NI service representative. For more information about compliance with the EU Battery Directive 2006/66/EC about Batteries and Accumulators and Waste Batteries and Accumulators, visit <u>ni.com/environment/batterydirective</u>. #### **Battery Recycling** The model contains a replaceable battery. Products containing lithium must be disposed of or recycled in accordance with all local laws and site regulations. For more information about disposing of or recycling this device's battery, refer to <a href="https://www.rayovac.com">www.rayovac.com</a>. ## 电子信息产品污染控制管理办法(中国 RoHS) • ●●● 中国 RoHS— NI 符合中国电子信息产品中限制使用某些有害物质指令(RoHS)。关于 NI 中国 RoHS 合规性信息,请登录 ni.com/environment/rohs\_china。(For information about China RoHS compliance, go to ni.com/environment/rohs\_china.) #### **NI Services** Visit <u>ni.com/support</u> to find support resources including documentation, downloads, and troubleshooting and application development self-help such as tutorials and examples. Visit <u>ni.com/services</u> to learn about NI service offerings such as calibration options, repair, and replacement. Visit <u>ni.com/register</u> to register your NI product. Product registration facilitates technical support and ensures that you receive important information updates from NI. NI corporate headquarters is located at 11500 N Mopac Expwy, Austin, TX, 78759-3504, USA.