











# SN65LVPE502A, SN65LVPE502B

SLLSEB3C -MARCH 2012-REVISED NOVEMBER 2016

# SN65LVPE502x Dual-Channel USB 3.0 Redriver and Equalizer

# **Features**

- Single-Lane USB 3.0 Redriver and Equalizer
- Selectable Equalization, De-Emphasis and Output Swing Control
- Integrated Termination
- Hot-Plug Capable
- Low Active Power (U0 state):
  - 315 mW (Typical),  $V_{CC} = 3.3 \text{ V}$
- **USB 3.0 Low Power Support:** 
  - 7 mW (Typical) When No Connection Detected
  - 70 mW (Typical) When Link in U2/U3 Mode
- **Excellent Jitter and Loss Compensation** Capability:
  - >40 in of Total 4 mil Stripline on FR4
- Small Footprint, 3 mm × 3 mm and 4 mm × 4 mm, 24-Pin VQFN Packages
- High Protection Against ESD Transient:

HBM: 5,000 V CDM: 1,500 V MM: 200 V

# 2 Applications

- **Notebooks**
- **Desktops**
- **Docking Stations**
- **Backplanes**
- **Active Cables**

# Description

The SN65LVPE502x devices are dual-channel, single-lane USB 3.0 redriver and signal conditioners supporting data rates of 5 Gbps. The devices comply with USB 3.0 specification revision 1.0 supporting electrical idle condition and low frequency periodic signals (LFPS) for USB 3.0 power management modes.

# Device Information<sup>(1)</sup>

| PART NUMBER                   | PACKAGE  | BODY SIZE (NOM)   |  |
|-------------------------------|----------|-------------------|--|
| SN65LVPE502A                  | RLL (24) | 3.00 mm × 3.00 mm |  |
| SN65LVPE502A,<br>SN65LVPE502B | RGE (24) | 4.00 mm × 4.00 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Typical Application**





Copyright © 2016, Texas Instruments Incorporated



| Table ( | of C | onte | nts |
|---------|------|------|-----|
|---------|------|------|-----|

| 1 | Features 1                                        | 8    | 3.3 Feature Description                          | 19     |
|---|---------------------------------------------------|------|--------------------------------------------------|--------|
| 2 | Applications 1                                    | 8    | 3.4 Device Functional Modes                      | 2      |
| 3 | Description 1                                     | 9 A  | pplication and Implementation                    | 22     |
| 4 | Revision History2                                 | 9    | 9.1 Application Information                      | 22     |
| 5 | Pin Configuration and Functions                   | 9    | 0.2 Typical Application                          | 22     |
| 6 | Specifications6                                   | 10 F | Power Supply Recommendations                     | 24     |
| ٠ | 6.1 Absolute Maximum Ratings                      | 11 L | .ayout                                           | 24     |
|   | 6.2 ESD Ratings                                   |      | 1.1 Layout Guidelines                            |        |
|   | 6.3 Recommended Operating Conditions              | 1    | 1.2 Layout Example                               | 2      |
|   | 6.4 Thermal Information                           | 12 [ | Device and Documentation Support                 | 20     |
|   | 6.5 Electrical Characteristics                    | 1    | 2.1 Documentation Support                        | 20     |
|   | 6.6 Dissipation Ratings8                          | 1    | 2.2 Receiving Notification of Documentation Upda | ates 2 |
|   | 6.7 Typical Characteristics                       | 1    | 2.3 Community Resources                          | 20     |
| 7 | Parameter Measurement Information 16              | 1    | 2.4 Trademarks                                   | 20     |
| - | 7.1 Typical Eye Diagram and Performance Curves 16 | 1    | 2.5 Electrostatic Discharge Caution              | 20     |
| 8 | Detailed Description                              | 1    | 2.6 Glossary                                     | 20     |
| • | 8.1 Overview                                      | 13 N | Mechanical, Packaging, and Orderable             |        |
|   | 8.2 Functional Block Diagram                      |      | nformation                                       | 20     |
|   |                                                   |      |                                                  |        |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision B (April 2012) to Revision C                                                                                                                                                                                                                                   |   |  |  |  |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|
| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1 |  |  |  |
| • | Added Storage temperature (-65 to 150°C) to the Absolute Maximum Ratings table                                                                                                                                                                                                      | 6 |  |  |  |
|   |                                                                                                                                                                                                                                                                                     |   |  |  |  |

| Cl | nanges from Revision A (March 2012) to Revision B                                                                                  | Page |
|----|------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added SN65LVPE502B device                                                                                                          | 1    |
| •  | Changed Feature From: Small Foot Print – 24 Pin (4mm x 4mm) QFN Package To: Small Foot Print – 3x3mm and 4x4mm 24-pin QFN Packages | 1    |
| •  | Deleted bottom view pinout image                                                                                                   | 3    |
| •  | Added RLL package pinout image                                                                                                     | 4    |
| •  | Added RLL to Pin Functions table                                                                                                   | 5    |
| •  | Added Host- and Device-Side Pins section                                                                                           | 19   |

| Cł | hanges from Original (March 2012) to Revision A                          | Pag | е |
|----|--------------------------------------------------------------------------|-----|---|
| •  | Deleted Ordering Information table; see POA at the end of the data sheet |     | 1 |

Product Folder Links: SN65LVPE502A

iomit Documentation Feedback



# 5 Pin Configuration and Functions

#### SN65LVPE502A RGE Package 24-Pin VQFN With Exposed Thermal Pad Top View



#### SN65LVPE502B RGE Package 24-Pin VQFN With Exposed Thermal Pad Top View



# Pin Functions - RGE Packages

|              | PIN                                                                                                                                                                                  |                        | TYPE <sup>(1)</sup> | DECORPORTION                                                                                                                                                              |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME         | SN65LVPE502A                                                                                                                                                                         | SN65LVPE502B           | IYPE                | DESCRIPTION                                                                                                                                                               |
| HIGH SPEED D | IFFERENTIAL I/O PIN                                                                                                                                                                  | IS                     |                     |                                                                                                                                                                           |
|              |                                                                                                                                                                                      |                        |                     | CML, inverting differential input for CH1. This pin is tied to an internal voltage bias by dual termination resistor circuit. Must connect to the USB 3.0 host side.      |
| Host_RX1+    | Host_RX1+ 9 19 19 CML, noninverting differential input for CH1. This pin is t an internal voltage bias by dual termination resistor circulous Must connect to the USB 3.0 host side. |                        |                     |                                                                                                                                                                           |
| Device_RX2-  | CML, inverting differential input for CH2. This pin is tied to internal voltage bias by dual termination resistor circuit. In connect to the USB 3.0 Device side.                    |                        |                     |                                                                                                                                                                           |
| Device_RX2+  | 19                                                                                                                                                                                   | 9                      | 1                   | CML, noninverting differential input for CH2. This pin is tied to an internal voltage bias by dual termination resistor circuit. Must connect to the USB 3.0 Device side. |
| Device_TX1-  | 23                                                                                                                                                                                   | 11                     | 0                   | CML, inverting differential output for CH1. This pin is tied to an internal voltage bias by termination resistors. Must connect to the USB 3.0 Device side.               |
| Device_TX1+  | 22                                                                                                                                                                                   | 12                     | 0                   | CML, noninverting differential output for CH1. This pin is tied to an internal voltage bias by termination resistors. Must connect to the USB 3.0 Device side.            |
| Host_TX2-    | 11                                                                                                                                                                                   | 23                     | 0                   | CML, inverting differential output for CH2. This pin is tied to an internal voltage bias by termination resistors. Must connect to the USB 3.0 Host side.                 |
| Host_TX2+    | 12                                                                                                                                                                                   | 22                     | 0                   | CML, noninverting differential output for CH2. This pin is tied to an internal voltage bias by termination resistors. Must connect to the USB 3.0 Host side.              |
| DEVICE CONTI | ROL PINS                                                                                                                                                                             |                        |                     |                                                                                                                                                                           |
| EN_RXD       | EN_RXD 5 17                                                                                                                                                                          |                        |                     | LVCMOS, sets device operation modes per Table 4; internally pulled to $V_{\text{CC}}$ .                                                                                   |
| RSVD         | 14                                                                                                                                                                                   | _                      | I                   | LVCMOS; RSVD. Can be left as No-Connect.                                                                                                                                  |
| NC           | 7, 24                                                                                                                                                                                | 2, 3, 4, 6, 14, 18, 24 | _                   | Pads are not internally connected.                                                                                                                                        |

(1) I = Input, O = Output, P = Power



# Pin Functions - RGE Packages (continued)

|                                                       | PIN                            |              | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                            |  |  |  |
|-------------------------------------------------------|--------------------------------|--------------|---------------------|--------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                                                  | SN65LVPE502A                   | SN65LVPE502B | I TPE\'/            | DESCRIPTION                                                                                            |  |  |  |
| EQ CONTROL                                            | EQ CONTROL PINS <sup>(2)</sup> |              |                     |                                                                                                        |  |  |  |
| DE1, DE2 3, 16 16, 5                                  |                                | 16, 5        | 1                   | LVCMOS, selects de-emphasis settings for CH1 and CH2 per Table 4; internally tied to $V_{\rm CC}/2$ .  |  |  |  |
| EQ1, EQ2                                              | 2, 17                          | 15, 7        | 1                   | LVCMOS, selects equalization settings for CH1 and CH2 per Table 4, internally tied to $V_{\rm CC}/2$ . |  |  |  |
| OS1, OS2                                              | 4, 15                          | _            | 1                   | LVCMOS, selects output amplitude for CH1 and CH2 per Table 4, internally tied to V <sub>CC</sub> /2.   |  |  |  |
| POWER PINS(3                                          | )                              |              |                     |                                                                                                        |  |  |  |
| GND 6, 10, 18, 21,<br>Thermal Pad 10, 21, Thermal Pad |                                | Р            | Supply ground       |                                                                                                        |  |  |  |
| VCC                                                   | 1,13                           | 1, 13        | Р                   | Positive supply; must be 3.3 V ±10%                                                                    |  |  |  |

- (2) Internally biased to  $V_{CC}/2$  with >200 k $\Omega$  pullup or pulldown. When pins are left as NC, board leakage at this pin pad must be <1  $\mu$ A otherwise drive to Vcc/2 to assert mid-level state.
- (3) For SN65LVPE502B, pins 10 and 21 must be connected to GND, while 6 and 18 may be NC. For SN65LVPE502A, TI recommends at least two of the four pins (6, 10, 18, 21) be connected to ground.

#### SN65LVPE502A RLL Package 24-Pin VQFN With Exposed Thermal Pad Top View



Product Folder Links: SN65LVPE502A

ibinii Documentation Feedback



# Pin Functions - RLL Package

|                | PIN                   | TYPE <sup>(1)</sup>                                                                                                                                         | DESCRIPTION                                                                                                                                                               |  |  |
|----------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME           | NO.                   | TTPE\"                                                                                                                                                      | DESCRIPTION                                                                                                                                                               |  |  |
| HIGH SPEED DIF | FERENTIAL I/O PINS    |                                                                                                                                                             |                                                                                                                                                                           |  |  |
| Host_RX1-      | 19                    | I                                                                                                                                                           | CML, inverting differential input for CH1. This pin is tied to an internal voltage bias by dual termination resistor circuit. Must connect to the USB 3.0 host side.      |  |  |
| Host_RX1+      | 20                    | 1                                                                                                                                                           | CML, noninverting differential input for CH1. This pin is tied to an internal voltage bias by dual termination resistor circuit. Must connect to the USB 3.0 host side.   |  |  |
| Device_RX2-    | 8                     | I                                                                                                                                                           | CML, inverting differential input for CH2. This pin is tied to an internal voltage bias by dual termination resistor circuit. Must connect to the USB 3.0 Device side.    |  |  |
| Device_RX2+    | 7                     | I                                                                                                                                                           | CML, noninverting differential input for CH2. This pin is tied to an internal voltage bias by dual termination resistor circuit. Must connect to the USB 3.0 Device side. |  |  |
|                |                       | CML, inverting differential output for CH1. This pin is tied to an internal voltage bias by termination resistors. Must connect to the USB 3.0 Device side. |                                                                                                                                                                           |  |  |
| Device_TX1+    | 10                    | 0                                                                                                                                                           | O CML, noninverting differential output for CH1. This pin is tied to an internal voltage bias by termination resistors. Must connect to the USB 3.0 Device side.          |  |  |
| Host_TX2-      | 22                    | 0                                                                                                                                                           | CML, inverting differential output for CH2. This pin is tied to an internal voltage bias by termination resistors. Must connect to the USB 3.0 Host side.                 |  |  |
| Host_TX2+      | 23                    | 0                                                                                                                                                           | CML, noninverting differential output for CH2. This pin is tied to an internal voltage bias by termination resistors. Must connect to the USB 3.0 Host side.              |  |  |
| DEVICE CONTRO  | OL PINS               |                                                                                                                                                             |                                                                                                                                                                           |  |  |
| EN_RXD         | 17                    | I                                                                                                                                                           | LVCMOS, sets device operation modes per Table 4; internally pulled to V <sub>CC</sub> .                                                                                   |  |  |
| NC             | 1, 2, 6, 12, 18, 24   | _                                                                                                                                                           | Pads are not internally connected.                                                                                                                                        |  |  |
| EQ CONTROL PI  | NS <sup>(2)</sup>     |                                                                                                                                                             |                                                                                                                                                                           |  |  |
| DE1, DE2       | 15, 4                 | I                                                                                                                                                           | LVCMOS, selects de-emphasis settings for CH1 and CH2 per Table 4; internally tied to $V_{\rm CC}/2$ .                                                                     |  |  |
| EQ1, EQ2       | 14, 5                 | I                                                                                                                                                           | LVCMOS, selects equalization settings for CH1 and CH2 per Table 4; internally tied to $V_{\rm CC}/2$ .                                                                    |  |  |
| OS1, OS2       | 16, NC <sup>(3)</sup> | I                                                                                                                                                           | LVCMOS, selects output amplitude for CH1 and CH2 per Table 4; internally tied to $V_{CC}/2$ .                                                                             |  |  |
| POWER PINS     |                       |                                                                                                                                                             |                                                                                                                                                                           |  |  |
| GND            | 9, Thermal Pad        | Р                                                                                                                                                           | Supply ground                                                                                                                                                             |  |  |
| VCC            | 3                     | Р                                                                                                                                                           | Positive supply; must be 3.3 V ±10%                                                                                                                                       |  |  |

<sup>(1)</sup> I = Input, O = Output, P = Power

 <sup>(1)</sup> T= Input, O = Output, P = Power
 (2) Internally biased to V<sub>CC</sub>/2 with >200 kΩ pullup or pulldown. When pins are left as NC, board leakage at this pin pad must be <1 μA otherwise drive to Vcc/2 to assert mid-level state.</li>
 (3) The SN65LVPE502A RLL package has OS2 internal no-connect to select the 1042-mV<sub>pp</sub> level on TX2.



# **Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                    |                                       |  | MIN         | MAX           | UNIT |
|------------------------------------|---------------------------------------|--|-------------|---------------|------|
| Supply voltage, V <sub>CC</sub> (2 | 2)                                    |  | -0.5        | 4             | V    |
| Voltage                            | Differential I/O                      |  | -0.5        | 4             | V    |
|                                    | Control I/O                           |  | -0.5        | VCC + 0.5     | V    |
| Continuous power dissipation       |                                       |  | See Dissip  | ation Ratings |      |
| Storage temperature,               | Storage temperature, T <sub>stg</sub> |  | <b>–</b> 65 | 150           | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values, except differential voltages, are with respect to network ground terminal.

# 6.2 ESD Ratings

|             |                         |                                                                                | VALUE | UNIT |
|-------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±5000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |
|             | diodrial go             | Machine model <sup>(3)</sup>                                                   | ±200  |      |

Tested in accordance with JEDEC Standard 22, Test Method A114-B

# 6.3 Recommended Operating Conditions

|                          |                                |                                                                                      | MIN  | TYP  | MAX             | UNIT |
|--------------------------|--------------------------------|--------------------------------------------------------------------------------------|------|------|-----------------|------|
| V <sub>CC</sub>          | Supply voltage                 |                                                                                      | 3    | 3.3  | 3.6             | V    |
| C <sub>COUPLING</sub>    | AC-coupling capacitor          |                                                                                      | 75   |      | 200             | nF   |
| T <sub>A</sub>           | Operating free-air temperature |                                                                                      | -40  |      | 85              | °C   |
| DEVICE PAI               | RAMETERS                       |                                                                                      |      |      |                 |      |
| Iccccc                   | Supply current                 | EN_RXD, RSVD, EQ cntrl = NC,<br>K28.5 pattern at 5 Gbps, VID = 1000 mV <sub>pp</sub> |      | 100  | 120             | mA   |
| ICC <sub>RX.Detect</sub> | Supply current                 | In RX.Detect mode                                                                    |      | 2    | 5               | mA   |
| ICC <sub>sleep</sub>     | Supply current                 | EN_RXD = GND                                                                         |      | 0.01 | 0.1             | mA   |
| ICC <sub>U2-U3</sub>     | Supply current                 | Link in USB low power state                                                          |      | 21   |                 | mA   |
|                          | Maximum data rate              |                                                                                      |      |      | 5               | Gbps |
| t <sub>ENB</sub>         | Device enable time             | Sleep mode exit time EN_RXD L $\rightarrow$ H with RX termination present            |      |      | 100             | μs   |
| t <sub>DIS</sub>         | Device disable time            | Sleep mode entry time EN_RXD H $\rightarrow$ L                                       |      |      | 2               | μs   |
| T <sub>RX.DETECT</sub>   | RX.Detect start event          | Power-up time                                                                        |      |      | 100             | μs   |
| CONTROL L                | OGIC                           |                                                                                      |      |      |                 |      |
| V <sub>IH</sub>          | High-level input voltage       |                                                                                      | 2.8  |      | V <sub>CC</sub> | V    |
| $V_{IL}$                 | Low-level input voltage        |                                                                                      | -0.3 |      | 0.5             | V    |
| V <sub>HYS</sub>         | Input hysteresis               |                                                                                      |      | 150  |                 | mV   |
|                          |                                | OSx, EQx, DEx = V <sub>CC</sub>                                                      |      |      | 30              |      |
| I <sub>IH</sub>          | High level input current       | EN_RXD = V <sub>CC</sub>                                                             |      |      | 1               | μΑ   |
|                          |                                | $RSVD = V_{CC}$                                                                      |      |      | 30              |      |
|                          |                                | OSx, EQx, DEx = GND                                                                  | -30  |      |                 |      |
| I <sub>IL</sub>          | Low level input current        | EN_RXD = GND                                                                         | -30  |      |                 | μΑ   |
|                          |                                | RSVD = GND                                                                           | -1   |      |                 |      |

Tested in accordance with JEDEC Standard 22, Test Method C101-A Tested in accordance with JEDEC Standard 22, Test Method A115-A



## 6.4 Thermal Information

|                      |                                              | SN65LVPE502A | SN65LVPE502A, SN65LVPE502B |      |  |  |
|----------------------|----------------------------------------------|--------------|----------------------------|------|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | RGE (VQFN)   | RLL (VQFN)                 | UNIT |  |  |
|                      |                                              | 24 PINS      | 24 PINS                    |      |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 46           | 41.6                       | °C/W |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 42           | 43.2                       | °C/W |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 13           | 11.5                       | °C/W |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 4            | 6.3                        | °C/W |  |  |
| ΨЈВ                  | Junction-to-board characterization parameter | _            | 1.1                        | °C/W |  |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _            | 11.5                       | °C/W |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

over recommended operating conditions (unless otherwise noted)

|                                | PARAMETER                                                | TEST CONDITIONS                                                                                             | MIN | TYP  | MAX  | UNIT             |  |  |
|--------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|------|------------------|--|--|
| RECEIVER AC/DC                 |                                                          |                                                                                                             |     |      |      |                  |  |  |
| Vin <sub>diff_pp</sub>         | RX1, RX2 input voltage swing                             | AC-coupled differential RX peak-to-peak signal                                                              | 100 |      | 1200 | mV <sub>pp</sub> |  |  |
| VCM_RX                         | RX1, RX2 common mode voltage                             |                                                                                                             |     | 3.3  |      | V                |  |  |
| Vin <sub>COM_P</sub>           | RX1, RX2 AC peak common mode voltage                     | Measured at RX pins with termination enabled                                                                |     |      | 150  | mV <sub>pt</sub> |  |  |
| Z <sub>CM_RX</sub>             | DC common mode impedance                                 |                                                                                                             | 18  | 26   | 30   | Ω                |  |  |
| $Z_{\text{diff}\_RX}$          | DC differential input impedance                          |                                                                                                             | 72  | 80   | 120  | Ω                |  |  |
| Z <sub>RX_High_IMP+</sub>      | DC Input high impedance                                  | Device in sleep mode RX termination not powered measured with respect to GND over 500 mV maximum            | 50  | 85   |      | kΩ               |  |  |
| V <sub>RX-LFPS-DET-PP</sub>    | Low frequency periodic signaling (LFPS) detect threshold | Measured at receiver pin, below minimum output is squelched, above maximum input signal is passed to output | 100 |      | 300  | mV <sub>pp</sub> |  |  |
| DI                             | Differential return loss                                 | 50 MHz to 1.25 GHz                                                                                          | 10  | 11   |      | dB               |  |  |
| RL <sub>RX-DIFF</sub>          | Differential return loss                                 | 1.25 GHz to 2.5 GHz                                                                                         | 6   | 7    |      | иь               |  |  |
| RL <sub>RX-CM</sub>            | Common mode return loss                                  | 50 MHz to 2.5 GHz                                                                                           | 11  | 13   |      | dB               |  |  |
| TRANSMITTER AC                 | /DC                                                      |                                                                                                             |     |      |      |                  |  |  |
|                                | Differential peak-to-peak output                         | $R_L = 100 \Omega \pm 1\%$ , DEx, OSx = NC                                                                  | 800 | 1042 | 1200 | 1200 mV          |  |  |
| V <sub>TXDIFF_TB-PP</sub>      | voltage, transition bit (VID = 800,                      | $R_L = 100 \Omega \pm 1\%$ , DEx = NC, OSx = GND                                                            |     | 908  |      |                  |  |  |
|                                | 1200 mV <sub>pp</sub> , 5 Gbps)                          | $R_L$ = 100 $\Omega$ ±1%, DEx = NC, OSx = VCC                                                               |     | 1127 |      |                  |  |  |
|                                | Differential peak-to-peak output                         | $R_L = 100 \Omega \pm 1\%$ , DEx = NC, OSx = 0, 1, NC                                                       |     | 1042 |      |                  |  |  |
| V <sub>TXDIFF_NTB-PP</sub>     | voltage, non-transition bit (VID = 800,                  | $R_L = 100 \Omega \pm 1\%$ , DEx = 0, OSx = 0, 1, NC                                                        |     | 661  |      | mV               |  |  |
|                                | 1200 mV <sub>pp</sub> , 5 Gbps)                          | $R_L = 100 \Omega \pm 1\%$ , DEx = 1, OSx = 0, 1, NC                                                        |     | 507  |      |                  |  |  |
|                                |                                                          | DE1/DE2 = NC                                                                                                |     | 0    |      |                  |  |  |
| DE                             | De-emphasis level OS1, 2 = NC                            | DE1/DE2 = 0 (SN65LVPE502A, RLL package)                                                                     |     | -3.5 |      | -10              |  |  |
| DE                             | (for OS1, 2 = 1 and 0, see Table 4)                      | DE1/DE2 = 0 (SN65LVPE502x, RGE packages)                                                                    | -3  | -3.5 | -4   | dB               |  |  |
|                                |                                                          | DE1/DE2 = 1                                                                                                 |     | -6   |      |                  |  |  |
| T <sub>DE</sub>                | De-emphasis width                                        |                                                                                                             |     | 0.85 |      | UI               |  |  |
| $Z_{\text{diff}\_TX}$          | DC differential impedance                                |                                                                                                             | 72  | 90   | 120  | Ω                |  |  |
| Z <sub>CM_TX</sub>             | DC common mode impedance                                 | Measured w.r.t to AC ground over 0 V to 500 mV                                                              | 18  | 23   | 30   | Ω                |  |  |
|                                | Differential setura I                                    | f = 50 MHz to 1.25 GHz                                                                                      | 9   | 10   |      | ٦Ľ               |  |  |
| $RL_{diff\_TX}$                | Differential return loss                                 | f = 1.25 GHz to 2.5 GHz                                                                                     | 6   | 7    |      | dB               |  |  |
| RL <sub>CM_TX</sub>            | Common mode return loss                                  | f = 50 MHz to 2.5 GHz                                                                                       | 11  | 12   |      | dB               |  |  |
| I <sub>TX_SC</sub>             | TX short circuit current                                 | TX± shorted to GND                                                                                          |     |      | 60   | mA               |  |  |
| V <sub>TX_CM_DC</sub>          | Transmitter DC common mode voltage                       | OSx = NC                                                                                                    | 2   | 2.6  | 3    | V                |  |  |
| V <sub>TX_CM_AC_Active</sub>   | TX AC common mode voltage active                         |                                                                                                             |     | 30   | 100  | mV <sub>pl</sub> |  |  |
| VTX_idle_diff-AC <sub>pp</sub> | Electrical idle differential peak to peak output voltage | HPF to remove DC                                                                                            | 0   |      | 10   | mV <sub>pp</sub> |  |  |



# **Electrical Characteristics (continued)**

over recommended operating conditions (unless otherwise noted)

|                                                | PARAMETER                                                     | TEST CONDITIONS                                                                                | MIN | TYP  | MAX | UNIT                 |
|------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----|------|-----|----------------------|
| V <sub>TX_CM_DeltaU1-U0</sub>                  | Absolute delta of DC CM voltage during active and idle states |                                                                                                |     | 35   | 200 | mV                   |
| $V_{TX\_idle\_diff\text{-}DC}$                 | DC Electrical idle differential output voltage                | Voltage must be low pass filtered to remove any AC component                                   | 0   |      | 10  | mV                   |
| V <sub>detect</sub>                            | Voltage change to allow receiver detect                       | Positive voltage to sense receiver termination                                                 |     |      | 600 | mV                   |
| t <sub>R</sub> , t <sub>F</sub>                | Output rise and fall time                                     | 20% to 80% of differential voltage measured 1 in. from the output pin                          | 30  | 65   |     | ps                   |
| t <sub>RF_MM</sub>                             | Output rise and fall time mismatch                            | 20% to 80% of differential voltage measured 1 in. from the output pin                          |     | 1.5  | 20  | ps                   |
| $T_{diff\_LH}, T_{diff\_HL}$                   | Differential propagation delay                                | De-emphasis = -3.5 dB (CH 0 and CH 1), propagation delay between 50% level at input and output |     | 305  | 370 | ps                   |
| t <sub>idleEntry</sub> , t <sub>idleExit</sub> | Idle entry and exit times                                     | See Figure 2                                                                                   |     | 4    | 6   | ns                   |
| C <sub>TX</sub>                                | TX input capacitance to GND                                   | At 2.5 GHz                                                                                     |     | 1.25 |     | pF                   |
| JITTER                                         |                                                               |                                                                                                |     |      |     |                      |
| T <sub>TX-EYE</sub> <sup>(1)(2)</sup>          | Total jitter (Tj) at point A                                  | Device setting: OS1 = L, DE1 = -6 dB, EQ1 = 7 dB                                               |     | 0.23 | 0.5 | UI <sub>pp</sub> (3) |
| DJ <sub>TX</sub> <sup>(2)</sup>                | Deterministic jitter (Dj)                                     | Device setting: OS1 = L, DE1 = -6 dB, EQ1 = 7 dB                                               |     | 0.14 | 0.3 | UI <sub>pp</sub> (3) |
| RJ <sub>TX</sub> <sup>(2)(4)</sup>             | Random jitter (Rj)                                            | Device setting: OS1 = L, DE1 = -6 dB, EQ1 = 7 dB                                               |     | 0.08 | 0.2 | UI <sub>pp</sub> (3) |
| T <sub>TX-EYE</sub> <sup>(1)(2)</sup>          | Total jitter (Tj) at point B                                  | Device setting: OS2 = H, DE2 = -6 dB, EQ2 = 7 dB                                               |     | 0.15 | 0.5 | UI <sub>pp</sub> (3) |
| DJ <sub>TX</sub> <sup>(2)</sup>                | Deterministic jitter (Dj)                                     | Device setting: OS2 = H, DE2 = -6 dB, EQ2 = 7 dB                                               |     | 0.07 | 0.3 | UI <sub>pp</sub> (3) |
| RJ <sub>TX</sub> <sup>(2)(4)</sup>             | Random jitter (Rj)                                            | Device setting: OS2 = H, DE2 = -6 dB, EQ2 = 7 dB                                               |     | 0.08 | 0.2 | UI <sub>pp</sub> (3) |

<sup>(1)</sup> Includes RJ at 10<sup>-12</sup> BER.

# 6.6 Dissipation Ratings

over recommended operating free-air temperature range (unless otherwise noted)

|           | PARAMETER                              | TEST CONDITIONS                                                                                       | MIN | TYP  | MAX <sup>(1)</sup> | UNIT |
|-----------|----------------------------------------|-------------------------------------------------------------------------------------------------------|-----|------|--------------------|------|
| $P_{D}$   | Device power dissipation               | RSVD, EN_RXD, EQ cntrl pins = NC,<br>K28.5 pattern at 5 Gbps, V <sub>ID</sub> = 1000 mV <sub>pp</sub> |     | 330  | 450                | mW   |
| $P_{Slp}$ | Device power dissipation in sleep mode | EN_RXD = GND                                                                                          |     | 0.03 | 0.4                | mW   |

(1) The maximum rating is simulated under 3.6 V VCC. Device power: the SN65LVPE502x is designed to operate from a single, 3.3-V supply.

<sup>(2)</sup> Deterministic jitter measured with K28.5 pattern and Random jitter measured with K28.5 pattern at the ends of reference channel in Figure 5, VID = 1000 mV<sub>pp</sub>, 5 Gbps, and –3.5 dB DE from source.

<sup>(3)</sup> UI = 200 ps

<sup>(4)</sup> Rj calculated as 14.069 times the RMS random jitter for 10<sup>-12</sup> BER.





Figure 1. Propagation Delay



Figure 2. Electrical Idle Mode Exit and Entry Delay



Figure 3. Output Rise and Fall Times



Figure 4. Output De-Emphasis Levels OSx = NC

Copyright © 2012–2016, Texas Instruments Incorporated





Copyright © 2016, Texas Instruments Incorporated

Figure 5. Jitter Measurement Setup



Copyright © 2016, Texas Instruments Incorporated

For more detailed placement example of redriver, see *Typical Characteristics*.

Figure 6. Redriver Placement Example

Submit Documentation Feedback

Copyright © 2012–2016, Texas Instruments Incorporated



# 6.7 Typical Characteristics

# Table 1. Case I Fixed Output and Variable Input Trace (3-m Cable)

| GRAPH TITLE                                                          | FIGURE    |
|----------------------------------------------------------------------|-----------|
| DE = 0 dB, EQ = 0 dB, Input = 4 in., Output = 4 in., and 3-m Cable   | Figure 7  |
| DE = 0 dB, EQ = 0 dB, Input = 8 in., Output = 4 in., and 3-m Cable   | Figure 8  |
| DE = 0 dB, EQ = 0 dB, Input = 12 in., Output = 4 in., and 3-m Cable  | Figure 9  |
| DE = 0 dB, EQ = 0 dB, Input = 16 in., Output = 4 in., and 3-m Cable  | Figure 10 |
| DE = 0 dB, EQ = 0 dB, Input = 20 in., Output = 4 in., and 3-m Cable  | Figure 11 |
| DE = 0 dB, EQ = 7 dB, Input = 24 in., Output = 4 in., and 3-m Cable  | Figure 12 |
| DE = 0 dB, EQ = 7 dB, Input = 32 in., Output = 4 in., and 3-m Cable  | Figure 13 |
| DE = 0 dB, EQ = 7 dB, Input = 36 in., Output = 4 in., and 3-m Cable  | Figure 14 |
| DE = 0 dB, EQ = 15 dB, Input = 36 in., Output = 4 in., and 3-m Cable | Figure 15 |
| DE = 0 dB, EQ = 15 dB, Input = 48 in., Output = 4 in., and 3-m Cable | Figure 16 |

# Table 2. Case II Fixed Input and Variable Output Trace (3-m Cable)

| GRAPH TITLE                                                          | FIGURE    |
|----------------------------------------------------------------------|-----------|
| DE = 0 dB, EQ = 7 dB, Input = 12 in., Output = 4 in., and 3-m Cable  | Figure 17 |
| DE = 0 dB, EQ = 7 dB, Input = 12 in., Output = 8 in., and 3-m Cable  | Figure 18 |
| DE = 0 dB, EQ = 7 dB, Input = 12 in., Output = 12 in., and 3-m Cable | Figure 19 |
| DE = 0 dB, EQ = 7 dB, Input = 12 in., Output = 16 in., and 3-m Cable | Figure 20 |
| DE = 0 dB, EQ = 7 dB, Input = 12 in., Output = 20 in., and 3-m Cable | Figure 21 |

# Table 3. Case III Fixed Input and Variable Output Trace (No Cable)

| GRAPH TITLE                                                              | FIGURE    |
|--------------------------------------------------------------------------|-----------|
| DE = 0 dB, EQ = 7 dB, Input = 12 in., and Output = 8 in.                 | Figure 22 |
| DE = 0 dB, EQ = 7 dB, Input = 12 in., and Output = 32 in.                | Figure 23 |
| DE = 0 dB, EQ = 7 dB, Input = 12 in., and Output = 36 in.                | Figure 24 |
| DE = -3.5  dB, $EQ = 7  dB$ , $Input = 12  in.$ , and $Output = 36  in.$ | Figure 25 |
| DE = -6 dB, $EQ = 7$ dB, Input = 12 in., and Output = 40 in.             | Figure 26 |
| DE = -6 dB, $EQ = 7$ dB, $Input = 12$ in., and $Output = 44$ in.         | Figure 27 |

# TEXAS INSTRUMENTS

# 6.7.1 Case I – Fixed Output, Variable Input Trace, and 3-m Cable



Submit Documentation Feedback

Copyright © 2012–2016, Texas Instruments Incorporated



# Case I – Fixed Output, Variable Input Trace, and 3-m Cable (continued)





# 6.7.2 Case II - Fixed Input, Variable Output Trace, and 3-m Cable



Submit Documentation Feedback

Copyright © 2012–2016, Texas Instruments Incorporated



# 6.7.3 Case III - Fixed Input and Variable Output Trace (No Cable)





#### 7 Parameter Measurement Information

## 7.1 Typical Eye Diagram and Performance Curves

Device operating conditions: VCC = 3.3 V, temperature = 25°C, EQx, DEx, and OSx set to their default values (when not mentioned). Measurement equipment details:

- Generator (source) LeCroy PERT3
- Signal: 5 Gbps, 1000 mV<sub>pp</sub>, 3.5 dB de-emphasis
- Tj and Dj measurements based on CP0 (USB 3.0 compliance pattern) which is D0.0 or logical idle with SKP sequences removed
- Rj measurements based on CP1 or D10.2 symbol containing alternating 0s and 1s at Nyquist frequency
- Oscilloscope (sink) LeCroy 25-GHz real-time oscilloscope
- LeCroy QualiPHY software used to measure jitter and collect compliance eye diagrams



Copyright © 2016, Texas Instruments Incorporated

Output Deterministic Jitter (Post Compliance Cable Channel and CTLE)



Figure 28. Plot 1 - Fixed Output Trace With Variable Input Trace and 3-m USB 3.0 Cable

Submit Documentation Feedback

Copyright © 2012–2016, Texas Instruments Incorporated



# Typical Eye Diagram and Performance Curves (continued)



Copyright © 2016, Texas Instruments Incorporated

Output Deterministic Jitter (Post Compliance Cable Channel and CTLE) versus Output Trace Length--Measured with Device DE Fixed @0dB



Figure 29. Plot 2 - Fixed Input Trace With Variable Output Trace and 3-m USB 3.0 Cable

Copyright © 2012–2016, Texas Instruments Incorporated

Submit Documentation Feedback



# Typical Eye Diagram and Performance Curves (continued)



Copyright © 2016, Texas Instruments Incorporated



Figure 30. Plot 3 – Fixed Input Trace With Variable Output Trace (No Cable)

Submit Documentation Feedback

Copyright © 2012-2016, Texas Instruments Incorporated



# 8 Detailed Description

#### 8.1 Overview

When 5-Gbps SuperSpeed USB signals travel across a PCB or cable, signal integrity degrades due to loss and inter-symbol interference (ISI). The SN65LVPE502x devices recover incoming data by applying equalization that compensates for channel loss, and drives out signals with a high differential voltage. This extends the possible channel length, and enables systems to pass USB 3.0 compliance. The SN65LVPE502x is located at the *Host* side. After power up, the SN65LVPE502x periodically performs receiver detection on the TX pair. If it detects a SuperSpeed USB receiver, the RX termination is enabled, and the SN65LVPE502x is ready to redrive. The receiver equalizer has three gain settings that are controlled by terminal EQ: 0 dB, 7 dB, and 15 dB. The equalization must be set based on amount of insertion loss in the channel before the SN65LVPE502x. Likewise, the output driver supports configuration of de-emphasis and output swing (terminals DE and OS).

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

## 8.3 Feature Description

#### 8.3.1 Host- and Device-Side Pins

The SN65LVPE502x features a link state machine that makes the device transparent on the USB 3.0 bus while minimizing power. The state machine relies on the system host to be connected to the pins named *Host*. USB 3.0 devices must be connected to the pins named *Device*. Multiple SN65LVPE502x devices may be used in series.



#### **Feature Description (continued)**

#### 8.3.2 Programmable EQ, De-Emphasis and Amplitude Swing

The SN65LVPE502x is designed to minimize signal degradation effects such as crosstalk and inter-symbol interference (ISI) that limits the interconnect distance between two devices. The input stage of each channel offers selectable equalization settings that can be programmed to match loss in the channel. The differential outputs provide selectable de-emphasis to compensate for any anticipated USB 3.0 signal distortion experienced. The level of de-emphasis depends on the length of interconnect and its characteristics. The SN65LVPE502x provides a unique way to tailor output de-emphasis on a per channel basis with use of DE and OS pins. All RX and TX equalization settings supported by the device are programmed by six 3-state pins as shown in Table 4.

|                    | OUTPUT SWING AND EQ CO                                    | NTROL (AT 2.5 GHz      |                        |
|--------------------|-----------------------------------------------------------|------------------------|------------------------|
| OSx <sup>(1)</sup> | TRANSISTION BIT AMPLITUDE,<br>TYPICAL (mV <sub>pp</sub> ) | EQx <sup>(1)</sup>     | EQUALIZATION<br>(dB)   |
| NC (default)       | 1042                                                      | NC (default)           | 0                      |
| 0                  | 908                                                       | 0                      | 7                      |
| 1                  | 1127                                                      | 1                      | 15                     |
|                    | OUTPUT DE CONTROI                                         | (AT 2.5 GHz)           |                        |
| DEx <sup>(1)</sup> | OSx <sup>(1)</sup> = NC                                   | OSx <sup>(1)</sup> = 0 | OSx <sup>(1)</sup> = 1 |
| NC (default)       | 0 dB                                                      | 0 dB                   | 0 dB                   |
| 0                  | −3.5 dB                                                   | −2.2 dB                | -4.4 dB                |
| 1                  | −6 dB                                                     | −5.2 dB                | −6 dB                  |

**Table 4. Signal Control Pin Setting** 

#### 8.3.3 Receiver Detection

#### 8.3.3.1 At Power Up or Reset

After power-up or anytime EN\_RXD is toggled, RX.Detect cycle is performed by first setting RX termination for each channel to Hi-Z, device then starts sensing for receiver termination that may be attached at the other end of each TX.

If the receiver is detected on both channel, the TX and RX terminations are switched to  $Z_{DIFF\_TX}$ ,  $Z_{DIFF\_RX}$  respectively.

If no receiver is detected on one or both channels, the transmitter is pulled to Hi-Z; the channel is put in low-power mode; and the device attempts to detect RX termination in 12 ms (typical) interval until termination is found or device is put in sleep mode.

# 8.3.3.2 During U2/U3 Link State

RX detection is also performed periodically when link is in U2/U3 states. However in these states during RX detection, input termination is not automatically disabled before performing RX.Detect. If termination is found device goes back to its low power state if termination is not found then device disables its input termination and then jumps to power-up RX.Detect state.

#### 8.3.4 Electrical Idle Support

Electrical idle support is required for low frequency periodic signaling (LFPS) used in USB 3.0 side band communication. A link is in an electrical idle state when the TX± voltage is held at a steady constant value like the common mode voltage. SN65LVPE502x detects an electrical idle state when RX± voltage at the device pin falls below VRX\_LFPS\_DIFF<sub>pp</sub> minimum. After detection of an idle state in a given channel the device asserts electrical idle state in its corresponding TX. When RX± voltage exceeds VRX\_LFPS\_DIFF<sub>pp</sub> maximum normal operation is restored and output start passing input signal. Electrical idle exit and entry time is specified at <6 ns.

<sup>(1)</sup> Where x = Channel 1 or Channel 2



#### 8.4 Device Functional Modes

#### 8.4.1 Active Mode

This operating mode is enabled when EN\_RXD is driven to VCC and the device has successfully detected the connection with *Host* and *Device*, the redriver applies the desired equalization to the inputs, and drives the output with the selected output swing and de-emphasis.

#### 8.4.2 Low-Power Modes

Device supports three low-power modes as described in Sleep Mode, RX Detect Mode, and U2/U3 Mode.

### 8.4.2.1 Sleep Mode

Initiated anytime EN\_RXD undergoes a high to low transition and stays low or when device powers up with EN\_RXD set low. In sleep mode both input and output terminations are held at HiZ and device ceases operation to conserve power. Sleep mode maximum current consumption is 0.1 mA. Entry time is 2 µs, the device exits sleep mode to Rx.Detect mode after EN\_RXD is driven to VCC, and exit time is 100 µs maximum. Table 5 lists the control pin settings for sleep mode.

**Table 5. Control Pin Settings** 

| EN_RXD      | DEVICE FUNCTION  |
|-------------|------------------|
| 1 (default) | Normal operation |
| 0           | Sleep mode       |

#### 8.4.2.2 RX Detect Mode

This mode is only achievable when no remote device is connected.

Anytime SN65LVPE502x detects a break in link (that is, when upstream device is disconnected) or after power up fails to find a remote device, SN65LVPE502x goes to Rx Detect mode and conserves power by shutting down majority of its internal circuitry. In this mode, the input termination for both channels is driven to Hi-Z. In Rx Detect mode the maximum device current consumption is 5mA, which is about the 5% of its normal operating power. This feature is useful in saving system power in mobile applications, such as notebook PCs, where battery life is critical. Anytime an upstream device gets reconnected, the redriver automatically senses the connection and goes to normal operating mode. This operation requires no setting to the device.

#### 8.4.2.3 U2/U3 Mode

With the help of internal timers, the device tracks when link enters USB 3.0 low power modes U2 and U3; in these modes, link is in electrical idle state. SN65LVPE502x selectively turns off internal circuitry to save on power. Typical power saving is about 75% lower than normal operating mode. The device automatically reverts to active mode when signal activity (LFPS) is detected.



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

One example of the SN65LVPE502x used in a *Host* application on transmit and receive channels is shown in *Typical Application*. The redriver is required on the PCB path to pass transmitter compliance due to loss between the *Host* and connector. The redriver uses its equalization to recover the insertion loss and re-drive the signal with boosted swing down the remaining channel, through the USB 3.0 cable, and into the device PCB. Additionally on the receiver path, the SN65LVPE502x compensated for the *Host* to pass receiver jitter tolerance. The redriver recovers the loss from the device PCB, connector, and USB 3.0 cable and redrives the signal going into the *Host* receiver. The equalization, output swing, and de-emphasis settings are dependent upon the type of USB 3.0 signal path and end application.

# 9.2 Typical Application



Figure 31. Typical Application Schematic

#### 9.2.1 Design Requirements

Table 6 lists the parameters for this example.

**Table 6. Application Parameters** 

| PARAMETER            | VALUE                      |
|----------------------|----------------------------|
| Input voltage range  | 100 mV to 1200 mV          |
| Output voltage range | 1050 mV to 1200 mV         |
| Equalization         | 0, 7, 15 bD (2.5 Gbps)     |
| De-emphasis          | 0, -3, -5 dB (OS floating) |
| VCC                  | 3.3-V nominal supply       |



#### 9.2.2 Detailed Design Procedure

The SN65LVPE502x is placed in the *Host* side and connected to a USB3 Type-A connector. The EQ and DE terminals must be pulled up, pulled down, or left floating depending on the amount of equalization or deemphasis that is desired. The OS terminal must be pulled down or left floating depending on the required output swing. This device has terminals to be exclusively connected to the *Host* and to the device accordingly. In this *Host* side (even though the RX and TX pairs must be AC-coupled), this is an embedded implementation and Figure 31 only shows the AC-coupling capacitors on the TX pair to follow the convention.

To begin the design process, determine the following:

- Equalization (EQ) setting
- · De-emphasis (DE) setting
- Output swing amplitude (OS) setting

The equalization must be set based on the insertion loss in the pre-channel (channel before the SN65LVPE502x device). The input voltage to the device is able to have a large range because of the receiver sensitivity and the available EQ settings. The EQ terminal can be pulled high through a resistor to VCC, low through a resistor to ground, or left floating. The de-emphasis setting must be set based on the length and characteristics of the post channel (channel after the SN65LVPE502x device). Output de-emphasis can be tailored using the DE terminal. This terminal must be pulled high through a resistor to VCC, low through a resistor to ground, or left floating. The output swing setting can also be configured based on the amplitude requirement to pass the compliance test. This setting is also based on the length of interconnect or cable the SN65LVPE502x is driving. This terminal must be pulled low through a resistor to ground or left floating.

# 9.2.3 Application Curves



Submit Documentation Feedback



# 10 Power Supply Recommendations

The SN65LVPE502x is designed to operate with a single, 3.3-V supply.

# 11 Layout

## 11.1 Layout Guidelines

- The 100-nF capacitors on the TXP and SSTXN nets must be placed close to the USB connector (Type A, Type B, and so forth).
- 2. The ESD and EMI protection devices (if used) must also be placed as close as possible to the USB connector.
- 3. Place voltage regulators as far away as possible from the differential pairs.
- 4. In general, the large bulk capacitors associated with each power rail must be placed as close as possible to the voltage regulators.
- 5. TI recommends that small decoupling capacitors for the 1.8-V power rail be placed close to the SN65LVPE502x as shown below.
- 6. The SuperSpeed differential pair traces for RXP/N and TXP/N must be designed with a characteristic impedance of 90  $\Omega$  ±10%. The PCB stack-up and materials determine the width and spacing required for a characteristic impedance of 90  $\Omega$ .
- 7. The SuperSpeed differential pair traces must be routed parallel to each other as much as possible. TI recommends the traces be symmetrical.
- 8. To minimize crosstalk, TI recommends keeping high-speed signals away from each other. Each pair must be separated by at least 5 times the signal trace width. Separating with ground also helps minimize crosstalk.
- 9. Route all differential pairs on the same layer adjacent to a solid ground plane.
- 10. Do not route differential pairs over any plane split.
- 11. Adding test points causes impedance discontinuity and therefore negatively impacts signal performance. If test points are used, they must be placed in series and symmetrically. They must not be placed in a manner that causes stub on the differential pair.
- 12. Match the etch lengths of the differential pair traces. There must be less than 5-mils difference between a SS differential pair signal and its complement. The USB 2.0 differential pairs must not exceed 50-mils relative trace length difference.
- 13. The etch lengths of the differential pair groups do not need to match (that is, the length of the RXP/N pair to that of the TXP/N pair), but all trace lengths must be minimized.
- 14. Minimize the use of vias in the differential pair paths as much as possible. If this is not practical, make sure that the same via type and placement are used for both signals in a pair. Any vias used must be placed as close as possible to the SN65LVPE502x device.
- 15. To ease routing, the polarity of the SS differential pairs can be swapped. This means that TXP can be routed to TXN or RXN can be routed to RXP.
- 16. Do not place power fuses across the differential pair traces.

Submit Documentation Feedback

Copyright © 2012–2016, Texas Instruments Incorporated



# 11.2 Layout Example



Figure 34. SN65LVPE502A USB 3.0 Signals Routing With Embedded Host and Std. Type A Connector



# 12 Device and Documentation Support

# 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

SN65LVPE502A to TUSB522P Change Document (SLLA363)

# 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 15-Jul-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| HPA02232ARGER    | NRND       | VQFN         | RGE                | 24   | 3000           | TBD          | Call TI                       | Call TI             | -40 to 85    |                         |         |
| HPA02286ARLL     | NRND       | VQFN         | RLL                | 24   | 3000           | TBD          | Call TI                       | Call TI             | -40 to 85    |                         |         |
| SN65LVPE502ARGER | NRND       | VQFN         | RGE                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 502A                    |         |
| SN65LVPE502ARLLR | NRND       | VQFN         | RLL                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | SN502A                  |         |
| SN65LVPE502ARLLT | NRND       | VQFN         | RLL                | 24   |                | TBD          | Call TI                       | Call TI             | -40 to 85    |                         |         |
| SN65LVPE502BRGER | NRND       | VQFN         | RGE                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 502B                    |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# PACKAGE OPTION ADDENDUM

www.ti.com 15-Jul-2022

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS WHO WE PI AD BO W Cavity AO A

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LVPE502ARGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| SN65LVPE502ARLLR | VQFN            | RLL                | 24 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN65LVPE502BRGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 3-Jun-2022



# \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LVPE502ARGER | VQFN         | RGE             | 24   | 3000 | 356.0       | 356.0      | 35.0        |
| SN65LVPE502ARLLR | VQFN         | RLL             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| SN65LVPE502BRGER | VQFN         | RGE             | 24   | 3000 | 356.0       | 356.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H





## NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



# RLL (S-PVQFN-N24)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.





## NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated