| Notification Number:                                                        |  | 20230320002.0        | <b>Notification Da</b> | ate:  | March 21, 2023   |
|-----------------------------------------------------------------------------|--|----------------------|------------------------|-------|------------------|
| Title: Datasheet for DS90UB953-Q1, DS90UB935-Q1, DS90UB953A-Q1, and TSER953 |  | and TSER953          |                        |       |                  |
| Customer Contact: No                                                        |  | Notification Manager |                        | Dept: | Quality Services |
| Change Type: Electrical Specification                                       |  |                      |                        |       |                  |

**Change Type:** Electrical Specification

# **Description of Change:**

Texas Instruments Incorporated is announcing an information only notification.

The product datasheet(s) is being updated as summarized below.

The following change history provides further details.



DS90UB953-Q1

SNLS552D - SEPTEMBER 2017 - REVISED MARCH 2023

| C | nanges from Revision C (October 2020) to Revision D (March 2023)                                   | Page   |
|---|----------------------------------------------------------------------------------------------------|--------|
| • | Typical power consumption bullet on front page updated to match electrical characteristics table   |        |
| • | IDD_TOTAL typical value changed to 160 mA                                                          |        |
| • | Changed I2C terminology to "Controller" and "Target"                                               |        |
| • | Removed extra arrow from DPHY Receiver to Clock Gen blocks in Functional Block Diagram             |        |
| • | Added description for non-continuous clock lane mode                                               |        |
| • | Added description for deserializer SENSOR_STS registers                                            | 18     |
| • | Updated script example for voltage monitoring                                                      |        |
| • | Updated description for reading GPIO status when set as output and added GPIO Configuration table. | 21     |
| • | Added information for enabling Forward Channel GPIO using FC_GPIO_EN                               | 21     |
| • | Updated GPIO Output Control section description for enabling register 0x0E                         |        |
| • | Added typical latency to Forward Channel GPIO table                                                | 22     |
| • | Updated Clocking Mode table with additional modes, frequency clarifications, and CSI-2 bandwidth   |        |
|   | clarifications                                                                                     | 22     |
| • | Corrected effect of setting M value in register 0x06                                               | 35     |
| • | Updated description to refer to "DVP_DT_MATCH_EN" in register 0x11                                 |        |
| • | Changed 0x17[7:4] default value from 0x0 to 0x3                                                    | 39     |
| • | Added max and min readings to Voltage Sensor Thresholds description in Register 0x19               |        |
| • | Updated SENSOR_V1_THRESH description to match SENSOR_V0_THRESH in register 0x1A                    | 40     |
| • | Changed "GPIO0 Sensor" to "Internal Temperature Sensor" in register 0x57                           |        |
| • | Changed "FPD3_RX_ID" to "FPD3_TX_ID" in registers 0xF0-0xF5                                        |        |
| • | Changed PoC network impedance recommendation from 2 kΩ to 1 kΩ                                     |        |
| • | Updated PoC description                                                                            |        |
| • | Removed IL and RL values from Suggested Characteristics for Single-Ended PCB Traces With Attach    | ed PoC |
|   | Networks Table                                                                                     |        |
| • | Changed FB1-FB3 requirement to DCR < 500 mΩ                                                        |        |
| • | Added note for setting watchdog timer for system initialization                                    |        |
| • | Corrected PDB capacitor from 1-µF to 10-µF                                                         |        |
|   |                                                                                                    |        |



| С | hanges from Revision A (October 2020) to Revision B (March 2023)                                   | Page   |
|---|----------------------------------------------------------------------------------------------------|--------|
| • | Typical power consumption bullet on front page updated to match electrical characteristics table   | 1      |
| • | Fixed typo - missing max ambient temp on front page                                                | 1      |
| • | Added note for supply noise frequency range                                                        | 6      |
| • | Changed I2C terminology to "Controller" and "Target"                                               | 14     |
| • | Removed extra arrow from DPHY Receiver to Clock Gen blocks in Functional Block Diagram             |        |
| • | Added description for non-continuous clock lane mode                                               |        |
| • | Added description for descrializer SENSOR_STS registers                                            | 17     |
| • | Updated script example for voltage monitoring                                                      |        |
| • | Updated description for reading GPIO status when set as output and added GPIO Configuration table. | 20     |
| • | Added information for enabling Forward Channel GPIO using FC_GPIO_EN                               |        |
| • | Updated GPIO Output Control section description for enabling register 0x0E                         | 20     |
| • | Added typical latency to Forward Channel GPIO table                                                | 21     |
| • | Updated Clocking Mode table with additional modes, frequency clarifications, and CSI-2 bandwidth   |        |
|   | clarifications                                                                                     |        |
| • | Added "set for 4 Gbps line rate" in register 0x05                                                  |        |
| • | Corrected effect of setting M value in register 0x06                                               |        |
| • | Updated description to refer to "DVP_DT_MATCH_EN" in register 0x11                                 | 37     |
| • | Changed 0x17[7:4] default value from 0x0 to 0x3                                                    |        |
| • | Added max and min readings to Voltage Sensor Thresholds description in Register 0x19               |        |
| • | Updated SENSOR_V1_THRESH description to match SENSOR_V0_THRESH in register 0x1A                    |        |
| • | Changed "GPIO0 Sensor" to "Internal Temperature Sensor" in register 0x57                           |        |
| • | Changed "FPD3_RX_ID" to "FPD3_TX_ID" in registers 0xF0-0xF5                                        |        |
| • | Changed PoC network impedance recommendation from 2 kΩ to 1 kΩ                                     |        |
| • | Updated PoC description                                                                            |        |
| • | Removed IL and RL values from Suggested Characteristics for Single-Ended PCB Traces With Attache   | ed PoC |
|   | Networks Table                                                                                     |        |
| • | Changed FB1-FB3 requirement to DCR < 500 mΩ                                                        |        |
| • | Added note for setting watchdog timer for system initialization                                    |        |
| • | Corrected PDB capacitor from 1-µF to 10-µF                                                         | 68     |
|   |                                                                                                    |        |



DS90UB953A-Q1 SNLS643B - MARCH 2019 - REVISED MARCH 2023

| C | nanges from Revision A (September 2020) to Revision B (March 2023)                                | Page |
|---|---------------------------------------------------------------------------------------------------|------|
| • | Typical power consumption bullet on front page updated to match electrical characteristics table  | 1    |
| • | Changed I2C terminology to "Controller" and "Target"                                              | 13   |
| • | Removed extra arrow from DPHY Receiver to Clock Gen blocks in Functional Block Diagram            |      |
| • | Added description for non-continuous clock lane mode                                              |      |
| • | Added description for descrializer SENSOR_STS registers                                           |      |
| • | Updated script example for voltage monitoring.                                                    |      |
| • | Updated description for reading GPIO status when set as output and added GPIO Configuration table |      |
| • | Added information for enabling Forward Channel GPIO using FC_GPIO_EN                              |      |
| • | Updated GPIO Output Control section description for enabling register 0x0E                        |      |
| • | Added typical latency to Forward Channel GPIO table                                               | 20   |
| • | Updated Clocking Mode table with additional modes, frequency clarifications, and CSI-2 bandwidth  |      |
|   | clarifications                                                                                    |      |
| • | Corrected effect of setting M value in register 0x06                                              |      |
| • | Updated description to refer to "DVP_DT_MATCH_EN" in register 0x11                                |      |
| • | Changed 0x17[7:4] default value from 0x0 to 0x3                                                   |      |
| • | Added max and min readings to Voltage Sensor Thresholds description in Register 0x19              |      |
| • | Updated SENSOR_V1_THRESH description to match SENSOR_V0_THRESH in register 0x1A                   |      |
| • | Changed "GPIO0 Sensor" to "Internal Temperature Sensor" in register 0x57                          |      |
| • | Changed "FPD3_RX_ID" to "FPD3_TX_ID" in registers 0xF0-0xF5                                       |      |
| • | Changed PoC network impedance recommendation from 2 k $\Omega$ to 1 k $\Omega$ .                  |      |
| • | Updated PoC description                                                                           |      |
| • | Removed IL and RL values from Suggested Characteristics for Single-Ended PCB Traces With Attache  |      |
|   | Networks Table                                                                                    |      |
| • | Changed FB1-FB3 requirement to DCR < 500 m $\Omega$                                               |      |
| • | Added note for setting watchdog timer for system initialization                                   |      |
|   | Corrected PDB capacitor from 1-µF to 10-µF                                                        | 73   |

Changes from Revision A (May 2021) to Revision B (March 2023) Typical power consumption bullet on front page updated to match electrical characteristics table......1 Updated description for reading GPIO status when set as output and added GPIO Configuration table........19 Added typical latency to Forward Channel GPIO Typical Timing table......21 Updated Clocking Mode table with additional modes, frequency clarifications, and CSI-2 bandwidth Updated SENSOR V1 THRESH description to match SENSOR V0 THRESH in register 0x1A .......38 Changed "GPIO0 Sensor" to "Internal Temperature Sensor" in register 0x57.......49 Removed IL and RL values from Suggested Components for a "4G" V3Link PoC Network Table......65 Updated PoC description......65 Changed PDB capacitor value to "> 10 µF"......68 Changed PDB capacitor value from 1-µF to 10-µF.......73

The datasheet number will be changing. Device Family Change From: Change To:

| DS90UB953-Q1  | SNLS552C | SNLS552D |
|---------------|----------|----------|
| DS90UB935-Q1  | SNLS605A | SNLS605B |
| DS90UB953A-Q1 | SNLS643A | SNLS643B |
| TSER953       | SNLS696A | SNLS696B |

These changes may be reviewed at the datasheet links provided.

http://www.ti.com/product/DS90UB953-Q1

http://www.ti.com/product/DS90UB935-Q1

http://www.ti.com/product/DS90UB953A-Q1

http://www.ti.com/product/TSER953

# **Reason for Change:**

To accurately reflect device characteristics.

# Anticipated impact on Fit, Form, Function, Quality or Reliability (positive / negative):

No anticipated impact. This is a specification change announcement only. There are no changes to the actual device.

# Changes to product identification resulting from this notification:

None.

#### Product Affected:

| DS90UB953TRHBRQ1  | DS90UB953TRHBTQ1  | DS90UB935TRHBRQ1 | DS90UB935TRHBTQ1 |  |
|-------------------|-------------------|------------------|------------------|--|
| DS90UB953ATRHBRQ1 | DS90UB953ATRHBTQ1 | TSER953RHBR      | TSER953RHBT      |  |

For questions regarding this notice, e-mails can be sent to the regional contacts shown below or your local Field Sales Representative.

| Location                  | E-Mail                         |  |  |
|---------------------------|--------------------------------|--|--|
| WW Change Management Team | PCN www admin team@list.ti.com |  |  |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property

right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's

| provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. |
|-------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |
|                                                                                                                                     |