

# LOW-VOLTAGE RAIL-TO-RAIL OUTPUT OPERATIONAL AMPLIFIERS

Check for Samples: LMV821-Q1, LMV822-Q1, LMV824-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- 2.5-V, 2.7-V, and 5-V Performance
- –40°C to 125°C Operation
- No Crossover Distortion
- Low Supply Current at V<sub>CC+</sub> = 5 V
  - LMV821: 0.3 mA Typ
  - LMV822: 0.5 mA Typ
  - LMV824: 1 mA Typ
- Rail-to-Rail Output Swing
- Gain Bandwidth of 5.5 MHz Typ at 5 V
- Slew Rate of 1.9 V/µs Typ at 5 V

#### **DESCRIPTION/ORDERING INFORMATION**

The LMV821 single, LMV822 dual, and LMV824 quad devices are low-voltage (2.5 V to 5.5 V), low-power commodity operational amplifiers. Electrical characteristics are very similar to the LMV3xx operational amplifiers (low supply current, rail-to-rail outputs, input common-mode range that includes ground). However, the LMV82x devices offer a higher bandwidth (5.5 MHz typical) and faster slew rate (1.9 V/µs typical).

The LMV82x devices are cost-effective solutions for applications requiring low-voltage/low-power operation and space-saving considerations. The LMV821 saves space on printed circuit boards and enables the design of small portable electronic devices (cordless and cellular phones, laptops, PDAs, PCMIA). It also allows the designer to place the device closer to the signal source to reduce noise pickup and increase signal integrity.

The LMV82x devices are characterized for operation from –40°C to 125°C.





LMV822...DGK PACKAGE

# LMV824...D OR PW PACKAGE (TOP VIEW)



#### ORDERING INFORMATION(1)

| T <sub>A</sub> |                       | PACKAGE <sup>(2)</sup> |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING (3) |
|----------------|-----------------------|------------------------|--------------|-----------------------|----------------------|
|                | Single                | SOT-23 – DBV           | Reel of 3000 | LMV821QDBVRQ1         | RB1_                 |
| -40°C to 125°C | Dual MSOP/VSSOP – DGK |                        | Reel of 2500 | LMV822QDGKRQ1         | R8B                  |
| -40°C to 125°C | Quad                  | SOIC - D               | Reel of 2500 | LMV824QDRQ1           | LMV824Q              |
|                |                       | TSSOP - PW             | Reel of 2000 | LMV824QPWRQ1          | MV824Q               |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- 2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
- (3) DBV: The actual top-side marking has one additional character that designates the wafer fab/assembly site.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### **SYMBOL (EACH AMPLIFIER)**



### SIMPLIFIED SCHEMATIC





#### ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                   | peramig nee an temperature range (annees entermise net         | /                                                     |                                        |
|-------------------|----------------------------------------------------------------|-------------------------------------------------------|----------------------------------------|
| $V_{CC}$          | Supply voltage (2)                                             |                                                       | 5.5 V                                  |
| $V_{\text{ID}}$   | Differential input voltage <sup>(3)</sup>                      |                                                       | ±V <sub>CC</sub>                       |
| $V_{I}$           | Input voltage range (either input)                             |                                                       | V <sub>CC</sub> - to V <sub>CC</sub> + |
|                   | Duration of output short circuit (one amplifier) to ground (4) | At or below $T_A = 25$ °C, $V_{CC} \le 5.5 \text{ V}$ | Unlimited                              |
|                   |                                                                | D package                                             | 97°C/W                                 |
| 0                 | Declare the secol in a decree (5) (6)                          | DBV package                                           | 206°C/W                                |
| $\theta_{\sf JA}$ | Package thermal impedance (5) (6)                              | DGK package                                           | 172°C/W                                |
|                   |                                                                | PW package                                            | 113°C/W                                |
| $T_{J}$           | Operating virtual-junction temperature                         |                                                       | 150°C                                  |
| T <sub>stg</sub>  | Storage temperature range                                      |                                                       | –65°C to 150°C                         |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2) All voltage values (except differential voltages and V<sub>CC</sub> specified for the measurement of I<sub>OS</sub>) are with respect to the network GND.

(3) Differential voltages are at IN+ with respect to IN-.

(4) Short circuits from outputs to V<sub>CC</sub> can cause excessive heating and eventual destruction.

(6) The package thermal impedance is calculated in accordance with JESD 51-7.

#### RECOMMENDED OPERATING CONDITIONS

|                |                                          | MIN | MAX | UNIT |
|----------------|------------------------------------------|-----|-----|------|
| $V_{CC}$       | Supply voltage (single-supply operation) | 2.5 | 5   | V    |
| T <sub>A</sub> | Operating free-air temperature           | -40 | 125 | °C   |

#### 2.5-V ELECTRICAL CHARACTERISTICS

 $V_{CC+} = 2.5 \text{ V}$ ,  $V_{CC-} = 0 \text{ V}$ ,  $V_{IC} = 1 \text{ V}$ ,  $V_{O} = 1.25 \text{ V}$ , and  $R_{I} > 1 \text{ M}\Omega$  (unless otherwise noted)

|                 | PARAMETER            | TEST CONDITIONS                                                               |               | T <sub>A</sub> | MIN  | TYP  | MAX  | UNIT |
|-----------------|----------------------|-------------------------------------------------------------------------------|---------------|----------------|------|------|------|------|
| V               | Input offset voltege |                                                                               |               | 25°C           |      | 1    | 6    | mV   |
| V <sub>IO</sub> | Input offset voltage |                                                                               |               | -40°C to 125°C |      |      | 6    |      |
|                 |                      |                                                                               | High level    | 25°C           | 2.28 | 2.37 |      |      |
|                 |                      | $V_{CC+}$ = 2.5 V, $R_L$ = 600 $\Omega$ to 1.25 V                             | i ligii level | -40°C to 125°C | 2.18 |      |      | -    |
|                 |                      |                                                                               | Low level     | 25°C           |      | 0.13 | 0.22 |      |
|                 | Output awing         |                                                                               |               | -40°C to 125°C |      |      | 0.32 |      |
| Vo              | Output swing         |                                                                               |               | 25°C           | 2.38 | 2.46 |      | V    |
|                 |                      |                                                                               | High level    | -40°C to 125°C | 2.28 |      |      |      |
|                 |                      | $V_{CC+} = 2.5 \text{ V}, R_L = 2 \text{ k}\Omega \text{ to } 1.25 \text{ V}$ | Lavulaval     | 25°C           |      | 0.08 | 0.14 |      |
|                 |                      | Low level                                                                     |               | -40°C to 125°C |      |      | 0.22 |      |

<sup>(5)</sup> Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.



# 2.7-V ELECTRICAL CHARACTERISTICS

 $V_{CC+}$  = 2.7 V,  $V_{CC-}$  = 0 V,  $V_{IC}$  = 1 V,  $V_{O}$  = 1.35 V, and  $R_L$  > 1 M $\Omega$  (unless otherwise noted)

|                   | PARAMETER                                               | TEST CONDIT                                    | IONS           | T <sub>A</sub> | MIN            | TYP          | MAX  | UNIT    |  |
|-------------------|---------------------------------------------------------|------------------------------------------------|----------------|----------------|----------------|--------------|------|---------|--|
| V <sub>IO</sub>   | Input offset voltage                                    |                                                |                | 25°C           |                | 1            | 6    | mV      |  |
| V IO              | input onset voltage                                     |                                                |                | -40°C to 125°C |                |              | 6    | IIIV    |  |
| ανιο              | Average temperature coefficient of input offset voltage |                                                |                | 25°C           |                | 1            |      | μV/°C   |  |
|                   | Input high current                                      |                                                |                | 25°C           |                | 30           | 90   | nΛ      |  |
| IB                | Input bias current                                      |                                                |                | -40°C to 125°C |                |              | 140  | nA      |  |
| 1                 | Input offset current                                    |                                                |                | 25°C           |                | 0.5          | 30   | nA      |  |
| l <sub>IO</sub>   | input onset current                                     |                                                |                | -40°C to 125°C |                |              | 50   | IIA     |  |
| CMDD              | Common mode rejection ratio                             | $V_{IC} = 0 \text{ to } 1.7 \text{ V}$         |                | 25°C           | 70             | 85           |      | dB      |  |
| ZIVIKK            | Common-mode rejection ratio                             | V <sub>IC</sub> = 0 to 1.7 V                   |                | -40°C to 125°C | 68             |              |      | ub      |  |
| ı İz              | Positive supply-voltage                                 | $V_{CC+} = 1.7 \text{ V to 4 V, } V_{CC}$      | _ = -1 V,      | 25°C           | 75             | 85           |      | ٩D      |  |
| +k <sub>SVR</sub> | rejection ratio                                         | $V_0 = 0, V_{IC} = 0$                          |                | -40°C to 125°C | 70             |              |      | dB      |  |
| 1.                | Negative supply-voltage                                 | $V_{CC+} = 1.7 \text{ V}, V_{CC-} = -1$        | V to -3.3 V,   | 25°C           | 73             | 85           |      | ٩D      |  |
| -k <sub>SVR</sub> | rejection ratio                                         | $V_0 = 0, V_{IC} = 0$                          |                | -40°C to 125°C | 70             |              |      | dB      |  |
| √ <sub>ICR</sub>  | Common-mode input voltage range                         | CMRR ≥ 50 dB                                   |                | 25°C           | -0.2<br>to 1.9 | -0.3<br>to 2 |      | V       |  |
|                   |                                                         | $R_L = 600 \Omega \text{ to } 1.35 \text{ V},$ | Coursing       | 25°C           | 90             | 100          |      |         |  |
|                   |                                                         | $V_0 = 1.35 \text{ V to } 2.2 \text{ V}$       | Sourcing       | -40°C to 125°C | 85             |              |      |         |  |
|                   |                                                         | $R_L = 600 \Omega \text{ to } 1.35 \text{ V},$ | Cialsia        | 25°C           | 85             | 90           |      | dB      |  |
| $A_{V}$           | Language at the allowed to the second Property of       | $V_0 = 1.35 \text{ V to } 0.5 \text{ V}$       | Sinking        | -40°C to 125°C | 80             |              |      |         |  |
|                   | Large-signal voltage amplification                      | $R_L = 2 k\Omega \text{ to } 1.35 \text{ V},$  | 0              | 25°C           | 95             | 100          |      |         |  |
|                   |                                                         | $V_0 = 1.35 \text{ V to } 2.2 \text{ V}$       | Sourcing       | -40°C to 125°C | 90             |              |      |         |  |
|                   |                                                         | $R_1 = 2 k\Omega \text{ to } 1.35 \text{ V},$  | 0:-1:          | 25°C           | 90             | 95           |      |         |  |
|                   |                                                         | $V_0 = 1.35 \text{ V to } 0.5 \text{ V}$       | Sinking        | -40°C to 125°C | 85             |              |      | ĺ       |  |
|                   |                                                         |                                                | High level     | 25°C           | 2.5            | 2.58         |      |         |  |
|                   |                                                         | $V_{CC+} = 2.7 \text{ V},$                     |                | -40°C to 125°C | 2.4            |              |      |         |  |
|                   |                                                         | $R_L = 600 \Omega \text{ to } 1.35 \text{ V}$  |                | 25°C           |                | 0.13         | 0.2  |         |  |
| ,                 | Outract and a                                           |                                                |                | -40°C to 125°C |                |              | 0.3  | .,      |  |
| / <sub>0</sub>    | Output swing                                            |                                                | I Park Laura   | 25°C           | 2.6            | 2.66         |      | V       |  |
|                   |                                                         | V <sub>CC+</sub> = 2.7 V,                      | High level     | -40°C to 125°C | 2.5            |              |      |         |  |
|                   |                                                         | $R_L = 2 k\Omega$ to 1.35 V                    |                | 25°C           |                | 0.08         | 0.12 |         |  |
|                   |                                                         |                                                | Low level      | -40°C to 125°C |                |              | 0.2  |         |  |
|                   | Outside some of                                         | V <sub>O</sub> = 0 V                           | Sourcing       | 25°C           | 12             | 16           |      | ,       |  |
| 0                 | Output current                                          | V <sub>O</sub> = 2.7 V                         | Sinking        | 25°C           | 12             | 26           |      | mA      |  |
|                   |                                                         |                                                | -              | 25°C           |                | 0.22         | 0.3  |         |  |
|                   |                                                         | LMV821                                         |                | -40°C to 125°C |                |              | 0.5  |         |  |
|                   |                                                         | 111/200 (1 :: """                              |                | 25°C           |                | 0.45         | 0.6  | 3       |  |
| CC                | Supply current                                          | LMV822 (both amplifiers)                       |                | -40°C to 125°C |                |              | 0.8  | mA<br>8 |  |
|                   |                                                         |                                                |                | 25°C           |                | 0.72         | 1    |         |  |
|                   |                                                         | LMV824 (all four amplifie                      | -40°C to 125°C |                |                | 1.2          | 1    |         |  |



# 2.7-V ELECTRICAL CHARACTERISTICS (continued)

 $V_{CC+} = 2.7 \text{ V}$ ,  $V_{CC-} = 0 \text{ V}$ ,  $V_{IC} = 1 \text{ V}$ ,  $V_{O} = 1.35 \text{ V}$ , and  $R_L > 1 \text{ M}\Omega$  (unless otherwise noted)

|            | PARAMETER                        | TEST CONDITIONS                                                                    | T <sub>A</sub> | MIN TYP MAX | UNIT               |
|------------|----------------------------------|------------------------------------------------------------------------------------|----------------|-------------|--------------------|
| SR         | Slew rate <sup>(1)</sup>         |                                                                                    | 25°C           | 1.7         | V/µs               |
| GBW        | Gain bandwidth product           | (2)                                                                                | 25°C           | 5           | MHz                |
| $\Phi_{m}$ | Phase margin                     | (2)                                                                                | 25°C           | 60          | deg                |
|            | Gain margin                      | (2)                                                                                | 25°C           | 8.6         | dB                 |
|            | Amplifier-to-amplifier isolation | $V_{CC+} = 5 \text{ V}, R_L = 100 \text{ k}\Omega \text{ to } 2.5 \text{ V}^{(3)}$ | 25°C           | 135         | dB                 |
| $V_n$      | Equivalent input noise voltage   | f = 1 kHz, V <sub>IC</sub> = 1 V                                                   | 25°C           | 45          | nV/√ <del>Hz</del> |
| In         | Equivalent input noise current   | f = 1 kHz                                                                          | 25°C           | 0.18        | pA/√Hz             |
| THD        | Total harmonic distortion        | $f = 1 \text{ kHz}, A_V = -2, R_L = 10 \text{ k}\Omega,$<br>$V_O = 4.1 V_{p-p}$    | 25°C           | 0.01        | %                  |

Connected as voltage follower with 1-V step input. Value specified is the slower of the positive and negative slew rates.

<sup>40-</sup>dB closed-loop dc gain,  $C_L = 22 \text{ pF}$ Each amplifier excited in turn with 1 kHz to produce  $V_O = 3 V_{p-p}$ 



### **5-V ELECTRICAL CHARACTERISTICS**

 $V_{CC+}$  = 5 V,  $V_{CC-}$  = 0 V,  $V_{IC}$  = 2 V,  $V_{O}$  = 2.5 V, and  $R_{L}$  > 1  $M\Omega$  (unless otherwise noted)

|                   | PARAMETER                                               | TEST CONDIT                                   | TIONS                 | T <sub>A</sub> | MIN            | TYP            | MAX  | UNIT  |  |
|-------------------|---------------------------------------------------------|-----------------------------------------------|-----------------------|----------------|----------------|----------------|------|-------|--|
| V <sub>IO</sub>   | Input offset voltage                                    |                                               |                       | 25°C           |                | 1              | 6    | mV    |  |
| V10               | input onder voltage                                     |                                               |                       | -40°C to 125°C |                |                | 6    | 111.4 |  |
| $\alpha_{VIO}$    | Average temperature coefficient of input offset voltage |                                               |                       | 25°C           |                | 1              |      | μV/°C |  |
| l                 | Input bias current                                      |                                               |                       | 25°C           |                | 40             | 100  | nA    |  |
| I <sub>IB</sub>   | input bias current                                      |                                               |                       | -40°C to 125°C |                |                | 150  | ш     |  |
| l.a               | Input offset current                                    |                                               |                       | 25°C           |                | 0.5            | 30   | nA    |  |
| I <sub>IO</sub>   | input onset current                                     |                                               |                       | -40°C to 125°C |                |                | 50   | ПА    |  |
| CMPP              | Common-mode rejection ratio                             | V <sub>IC</sub> = 0 to 4 V                    |                       | 25°C           | 72             | 90             |      | dB    |  |
| Civilata          | Common-mode rejection ratio                             | AIC = 0 10 4 A                                |                       | -40°C to 125°C | 70             |                |      | uБ    |  |
| +k <sub>SVR</sub> | Positive supply-voltage                                 | $V_{CC+} = 1.7 \text{ V to 4 V, } V_{CC}$     | <sub>C-</sub> = -1 V, | 25°C           | 75             | 85             |      | dB    |  |
| TNSVR             | rejection ratio                                         | $V_{O} = 0, V_{IC} = 0$                       |                       | -40°C to 125°C | 70             |                |      | ub    |  |
| _k                | Negative supply-voltage                                 | $V_{CC+} = 1.7 \text{ V}, V_{CC-} = -1$       | V to −3.3 V,          | 25°C           | 73             | 85             |      | dB    |  |
| –k <sub>SVR</sub> | rejection ratio                                         | $V_0 = 0, V_{IC} = 0$                         |                       | -40°C to 125°C | 70             |                |      | uБ    |  |
| $V_{ICR}$         | Common-mode input voltage range                         | CMRR ≥ 50 dB                                  |                       | 25°C           | -0.2<br>to 4.2 | -0.3<br>to 4.3 |      | V     |  |
|                   |                                                         | $R_L = 600 \Omega \text{ to } 2.5 \text{ V},$ | Coursing              | 25°C           | 95             | 105            |      |       |  |
|                   |                                                         | $V_0 = 2.5 \text{ V to } 4.5 \text{ V}$       | Sourcing              | -40°C to 125°C | 90             |                |      |       |  |
|                   |                                                         | $R_L = 600 \Omega \text{ to } 2.5 \text{ V},$ | Cintring              | 25°C           | 95             | 105            |      | dB    |  |
|                   |                                                         | $V_0^L = 2.5 \text{ V to } 0.5 \text{ V}$     | Sinking               | -40°C to 125°C | 90             |                |      |       |  |
| A <sub>V</sub>    | Large-signal voltage amplification                      | $R_L = 2 k\Omega$ to 2.5 V,                   | 0                     | 25°C           | 95             | 105            |      |       |  |
|                   |                                                         | $V_0 = 2.5 \text{ V to } 4.5 \text{ V}$       | Sourcing              | -40°C to 125°C | 90             |                |      |       |  |
|                   |                                                         | $R_L = 2 k\Omega$ to 2.5 V,                   | 0'-1'                 | 25°C           | 95             | 105            |      |       |  |
|                   |                                                         | $V_0^L = 2.5 \text{ V to } 0.5 \text{ V}$     | Sinking               | -40°C to 125°C | 90             |                |      |       |  |
|                   |                                                         | V <sub>CC+</sub> = 5 V,                       |                       | 25°C           | 4.75           | 4.84           |      |       |  |
|                   |                                                         |                                               | High level            | -40°C to 125°C | 4.6            |                |      |       |  |
|                   |                                                         | $R_L = 600 \Omega \text{ to } 2.5 \text{ V}$  |                       | 25°C           |                | 0.17           | 0.25 |       |  |
|                   | Output audien                                           |                                               | Low level             | -40°C to 125°C |                |                | 0.3  |       |  |
| Vo                | Output swing                                            |                                               | High Issuel           | 25°C           | 4.85           | 4.9            |      | V     |  |
|                   |                                                         | $V_{CC+} = 5 V$ ,                             | High level            | -40°C to 125°C | 4.8            |                |      |       |  |
|                   |                                                         | $R_L = 2 k\Omega$ to 2.5 V                    | 1 11                  | 25°C           |                | 0.1            | 0.15 |       |  |
|                   |                                                         |                                               | Low level             | -40°C to 125°C |                |                | 0.2  |       |  |
|                   |                                                         | V 0.V                                         | 0                     | 25°C           | 20             | 45             |      |       |  |
|                   | Output suggest                                          | $V_O = 0 V$                                   | Sourcing              | -40°C to 125°C | 15             |                |      | A     |  |
| I <sub>O</sub>    | Output current                                          | V 5.V                                         | 0'-1'                 | 25°C           | 20             | 40             |      | mA    |  |
|                   |                                                         | V <sub>O</sub> = 5 V                          | Sinking               | -40°C to 125°C | 15             |                |      |       |  |
|                   |                                                         | L NAV (0.04                                   |                       | 25°C           |                | 0.3            | 0.4  |       |  |
|                   |                                                         | LMV821                                        |                       | -40°C to 125°C |                |                | 0.6  | 7     |  |
|                   | Cupply gurrant                                          | LM/(000 /b ath amail**                        | .,                    | 25°C           |                | 0.5            | 0.7  |       |  |
| I <sub>CC</sub>   | Supply current                                          | LMV822 (both amplifiers)                      |                       | -40°C to 125°C |                |                | 0.9  | 9 mA  |  |
|                   |                                                         | LAN/004 (all faces as 127)                    | 25°C                  |                | 1              | 1.3            |      |       |  |
|                   |                                                         | LMV824 (all four amplifi                      | ers)                  | -40°C to 125°C |                |                | 1.5  | †     |  |



# 5-V ELECTRICAL CHARACTERISTICS (continued)

 $V_{CC+}$  = 5 V,  $V_{CC-}$  = 0 V,  $V_{IC}$  = 2 V,  $V_{O}$  = 2.5 V, and  $R_{L}$  > 1 M $\Omega$  (unless otherwise noted)

|                | PARAMETER                        | TEST CONDITIONS                                                                    | T <sub>A</sub> | MIN | TYP  | MAX | UNIT   |
|----------------|----------------------------------|------------------------------------------------------------------------------------|----------------|-----|------|-----|--------|
| SR             | Slew rate                        | $V_{CC+} = 5 V^{(1)}$                                                              | 25°C           | 1.4 | 1.9  |     | V/µs   |
| GBW            | Gain bandwidth product           | (2)                                                                                | 25°C           |     | 5.5  |     | MHz    |
| Фт             | Phase margin                     | (2)                                                                                | 25°C           |     | 64.2 |     | deg    |
|                | Gain margin                      | (2)                                                                                | 25°C           |     | 8.7  |     | dB     |
|                | Amplifier-to-amplifier isolation | $V_{CC+} = 5 \text{ V}, R_L = 100 \text{ k}\Omega \text{ to } 2.5 \text{ V}^{(3)}$ | 25°C           |     | 135  |     | dB     |
| V <sub>n</sub> | Equivalent input noise voltage   | f = 1 kHz, V <sub>IC</sub> = 1 V                                                   | 25°C           |     | 42   |     | nV/√Hz |
| In             | Equivalent input noise current   | f = 1 kHz                                                                          | 25°C           |     | 0.2  |     | pA/√Hz |
| THD            | Total harmonic distortion        | $f = 1 \text{ kHz}, A_V = -2, R_L = 10 \text{ k}\Omega,$ $V_O = 4.1 V_{p-p}$       | 25°C           |     | 0.01 |     | %      |

Connected as voltage follower with 3-V step input. Value specified is the slower of the positive and negative slew rates.

<sup>40-</sup>dB closed-loop dc gain,  $C_L = 22 \text{ pF}$ Each amplifier excited in turn with 1 kHz to produce  $V_O = 3 V_{p-p}$ 



#### TYPICAL CHARACTERISTICS

 $T_A = 25$ °C,  $V_{CC+} = 5$ -V single supply (unless otherwise noted)





# SOURCING CURRENT vs OUTPUT VOLTAGE



SOURCING CURRENT vs OUTPUT VOLTAGE





 $T_A = 25$ °C,  $V_{CC+} = 5$ -V single supply (unless otherwise noted)

SINKING CURRENT



Figure 5.



Figure 6.





Copyright © 2005-2010, Texas Instruments Incorporated



 $T_A = 25$ °C,  $V_{CC+} = 5$ -V single supply (unless otherwise noted)





#### Figure 10.

+PSRR







 $T_A = 25$ °C,  $V_{CC+} = 5$ -V single supply (unless otherwise noted)







 $T_A = 25$ °C,  $V_{CC+} = 5$ -V single supply (unless otherwise noted)

#### **GAIN AND PHASE MARGIN**



#### Figure 15.





 $T_A = 25$ °C,  $V_{CC+} = 5$ -V single supply (unless otherwise noted)

#### **GAIN AND PHASE MARGIN**



### Figure 17.



Figure 18.



 $T_A = 25$ °C,  $V_{CC+} = 5$ -V single supply (unless otherwise noted)



Figure 19.

22-Sep-2010

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| LMV821QDBVRQ1    | ACTIVE                | SOT-23       | DBV                | 5    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | Purchase Samples            |
| LMV822QDGKRQ1    | ACTIVE                | MSOP         | DGK                | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | Purchase Samples            |
| LMV824QDRQ1      | ACTIVE                | SOIC         | D                  | 14   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | Request Free Samples        |
| LMV824QPWRQ1     | ACTIVE                | TSSOP        | PW                 | 14   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | Purchase Samples            |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMV821-Q1, LMV822-Q1, LMV824-Q1:





22-Sep-2010

● Catalog: LMV821, LMV822, LMV824

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

14-Jul-2012 www.ti.com

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**





#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMV824QPWRQ1 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| LMV824QPWRQ1 | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |  |

# DBV (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

www.ti.com/communications

www.ti.com/consumer-apps

www.ti.com/computers

www.ti.com/energy

www.ti.com/industrial

www.ti.com/medical

www.ti.com/security

| Products |                     | Applications  |
|----------|---------------------|---------------|
| Audia    | ununu ti com/ou dio | Automotivo on |

Wireless Connectivity

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals **DLP® Products** Consumer Electronics www.dlp.com DSP dsp.ti.com **Energy and Lighting** Clocks and Timers www.ti.com/clocks Industrial Interface interface.ti.com Medical Logic logic.ti.com Security Power Mgmt Space, Avionics and Defense power.ti.com

www.ti.com/wirelessconnectivity

www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

www.ti-rfid.com

**OMAP Mobile Processors** www.ti.com/omap **TI E2E Community** e2e.ti.com