

# LM2698 SIMPLE SWITCHER® 1.35A Boost Regulator

Check for Samples: LM2698

#### **FEATURES**

- 1.9A, 0.2Ω, Internal Switch (typical)
- Operating Voltage as Low as 2.2V
- 600kHz/1.25MHz Adjustable Frequency Operation
- Switchers Made Simple® Software
- 8-Lead VSSOP package

#### **APPLICATIONS**

- 3.3V to 5V, 5V to 12V Conversion
- Distributed Power
- Set-Top Boxes
- DSL Modems
- Diagnostic Medical Instrumentation
- Boost Converters
- Flyback Converters
- SEPIC Converters

## **DESCRIPTION**

The LM2698 is a general purpose PWM boost converter. The 1.9A, 18V, 0.2ohm internal switch enables the LM2698 to provide efficient power conversion to outputs ranging from 2.2V to 17V. It can operate with input voltages as low as 2.2V and as high as 12V. Current-mode architecture provides superior line and load regulation and simple frequency compensation over the device's 2.2V to 12V input voltage range. The LM2698 sets the standard in power density and is capable of supplying 12V at 400mA from a 5V input. The LM2698 can also be used in flyback or SEPIC topologies.

The LM2698 SIMPLE SWITCHER® features a pin selectable switching frequency of either 600kHz or 1.25MHz. This promotes flexibility in component selection and filtering techniques. A shutdown pin is available to suspend the device and decrease the quiescent current to 5µA. An external compensation pin gives the user flexibility in setting frequency compensation, which makes possible the use of small, low ESR ceramic capacitors at the output. Switchers Made Simple® software is available to ensure a quick, easy and assured design. The LM2698 is available in a low profile 8-lead VSSOP (DGK) package.

## **Typical Application Circuit**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SIMPLE SWITCHER is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.



# **Connection Diagram**

# 

Figure 1. 8-Lead Plastic VSSOP

# **Pin Functions**

# **Pin Description**

| Pin | Name            | Function                                                                                 |
|-----|-----------------|------------------------------------------------------------------------------------------|
| 1   | V <sub>C</sub>  | Compensation network connection. Connected to the output of the voltage error amplifier. |
| 2   | FB              | Output voltage feedback input.                                                           |
| 3   | SHDN            | Shutdown control input, active low.                                                      |
| 4   | GND             | Analog and power ground.                                                                 |
| 5   | V <sub>SW</sub> | Power switch input. Switch connected between SW pin and GND pin.                         |
| 6   | V <sub>IN</sub> | Analog power input.                                                                      |
| 7   | FSLCT           | Switching frequency select input. V <sub>IN</sub> = 1.25MHz. Ground = 600kHz.            |
| 8   | NC              | Connect to ground.                                                                       |



# **Block Diagram**



# ORDERING INFORMATION(1)

| ORDER NUMBER       | PACKAGE TYPE | PACKAGE QUANTITY |
|--------------------|--------------|------------------|
| LM2698MM-ADJ       |              | 1000             |
| LM2698MM-ADJ/NOPB  | VSSOP        | 1000             |
| LM2698MMX-ADJ      | VSSOP        | 3500             |
| LM2698MMX-ADJ/NOPB |              | 3500             |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



# Absolute Maximum Ratings (1)

| V <sub>IN</sub>                   | $-0.3V \le V_{IN} \le 12V$       |
|-----------------------------------|----------------------------------|
| SW Voltage                        | $-0.3V \le V_{SW} \le 18V$       |
| FB Voltage                        | $-0.3V \le V_{FB} \le 7V$        |
| V <sub>C</sub> Voltage            | $0.965 < V_C < 1.565$            |
| SHDN Voltage <sup>(2)</sup>       | $-0.3V \le V_{SHDN} \le 7V$      |
| FSLCT <sup>(2)</sup>              | -0.3V ≤ V <sub>FSLCT</sub> ≤ 12V |
| Maximum Junction Temperature      | 150°C                            |
| Power Dissipation (3)             | Internally Limited               |
| Lead Temperature                  | 300°C                            |
| Vapor Phase (60 sec.)             | 215°C                            |
| Infrared (15 sec.)                | 220°C                            |
| ESD Susceptibility <sup>(4)</sup> |                                  |
| Human Body Model (5)              | 2kV                              |
| Machine Model                     | 200V                             |

- (1) Absolute maximum ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions for which the device is intended to be functional, but device parameter specifications may not be specified. For assured specifications and test conditions, see the Electrical Characteristics.
- Shutdown and voltage frequency select should not exceed  $V_{IN}$ . The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_{J}(MAX)$ , the junction-to-ambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature,  $T_{A}$ . See the Electrical Characteristics table for the thermal resistance of various layouts. The maximum allowable power dissipation at any ambient temperature is calculated using:  $P_D$  (MAX) =  $(T_{J(MAX)} - T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown.
- The human body model is a 100 pF capacitor discharged through a 1.5kΩ resistor into each pin. The machine model is a 200pF capacitor discharged directly into each pin.
- ESD susceptibility using the human body model is 500V for V<sub>C</sub>.

# **Operating Conditions**

| Operating Junction Temperature Range <sup>(1)</sup> | −40°C to +125°C          |
|-----------------------------------------------------|--------------------------|
| Storage Temperature                                 | −65°C to +150°C          |
| Supply Voltage                                      | 2.2V to 12V              |
| SW Voltage                                          | $0 \le V_{SW} \le 17.5V$ |

All limits are specified at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are 100% tested or specified through statistical analysis. All limits at temperature extremes are specified via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).



# **Electrical Characteristics**

Specifications in standard type face are for  $T_J = 25^{\circ}\text{C}$  and those with **boldface type** apply over the full **Operating Temperature Range** ( $T_J = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ )Unless otherwise specified.  $V_{IN} = 2.2\text{V}$  and  $I_L = 0.4$ , unless otherwise specified.

| Symbol                  | Parameter                           | Conditions                                   | <b>Min</b><br>(1) | <b>Typ</b> (2) | Max<br>(1) | Units |
|-------------------------|-------------------------------------|----------------------------------------------|-------------------|----------------|------------|-------|
| IQ                      | Quiescent Current                   | FB = 0V (Not Switching)                      |                   | 1.3            | 2.0        | mA    |
|                         |                                     | V <sub>SHDN</sub> = 0V                       |                   | 5              | 10         | μA    |
| V <sub>FB</sub>         | Feedback Voltage                    |                                              | 1.2285            | 1.26           | 1.2915     | V     |
| I <sub>CL</sub>         | Switch Current Limit                | V <sub>IN</sub> = 2.7V <sup>(3)</sup>        | 1.35              | 1.9            | 2.4        | Α     |
| $%V_{FB}/\Delta V_{IN}$ | Feedback Voltage Line<br>Regulation | $2.2V \le V_{IN} \le 12.0V$                  |                   | 0.013          | 0.1        | %/V   |
| I <sub>B</sub>          | FB Pin Bias Current                 |                                              |                   | 0.5            | 20         | nA    |
| V <sub>IN</sub>         | Input Voltage Range                 |                                              | 2.2               |                | 12         | V     |
| g <sub>m</sub>          | Error Amp Transconductance          | $\Delta I = 5\mu A$                          | 40                | 135            | 290        | μmho  |
| A <sub>V</sub>          | Error Amp Voltage Gain              |                                              |                   | 120            |            | V/V   |
| D <sub>MAX</sub>        | Maximum Duty Cycle                  | FSLCT = Ground                               | 78                | 85             |            | %     |
| D <sub>MIN</sub>        | Minimum Duty Cycle                  | FSLCT = Ground                               |                   | 15             |            | %     |
|                         |                                     | FSLCT = V <sub>IN</sub>                      |                   | 30             |            |       |
| $f_S$                   | Switching Frequency                 | FSLCT = Ground                               | 480               | 600            | 720        | kHz   |
|                         |                                     | FSLCT = V <sub>IN</sub>                      | 1                 | 1.25           | 1.5        | MHz   |
| I <sub>SHDN</sub>       | Shutdown Pin Current                | $V_{\overline{SHDN}} = V_{IN}$               |                   | 0.01           | 0.1        | μA    |
| OHEN                    |                                     | $V_{\overline{SHDN}} = 0V$                   |                   | -0.5           | -1         |       |
| I <u>L</u>              | Switch Leakage Current              | V <sub>SW</sub> = 18V                        |                   | 0.01           | 3          | μA    |
| R <sub>DS(ON)</sub>     | Switch R <sub>DS(ON)</sub>          | V <sub>IN</sub> = 2.7V, I <sub>SW</sub> = 1A |                   | 0.2            | 0.4        | Ω     |
| TH <sub>SHDN</sub>      | SHDN Threshold Voltage              | Output High                                  |                   | 0.6            | 0.9        | V     |
|                         |                                     | Output Low                                   | 0.3               | 0.6            |            | V     |
| UVP                     | On Threshold                        |                                              | 1.95              | 2.05           | 2.2        | V     |
|                         | Off Threshold                       |                                              | 1.85              | 1.95           | 2.1        | V     |
| $\theta_{JA}$           | Thermal Resistance                  | Junction to Ambient (5)                      |                   | 235            |            | °C/W  |
|                         |                                     | Junction to Ambient                          |                   | 225            |            |       |
|                         |                                     | Junction to Ambient                          |                   | 220            |            |       |
|                         |                                     | Junction to Ambient                          |                   | 200            |            |       |
|                         |                                     | Junction to Ambient                          |                   | 195            |            |       |

- (1) All limits are specified at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are 100% tested or specified through statistical analysis. All limits at temperature extremes are specified via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).
- (2) Typical numbers are at 25°C and represent the most likely norm.
- (3) This is the switch current limit at 0% duty cycle. The switch current limit will change as a function of duty cycle. See Typical performance Characteristics section for I<sub>CL</sub> vs. V<sub>IN</sub>
- (4) Bias current flows into FB pin.
- (5) Junction to ambient thermal resistance (no external heat sink) for the MSO8 package with minimal trace widths (0.010 inches) from the pins to the circuit. See "Scenario 'A'" in the Power Dissipation section.
- (6) Junction to ambient thermal resistance for the MSO8 package with minimal trace widths (0.010 inches) from the pins to the circuit and approximately 0.0191 sq. in. of copper heat sinking. See "Scenario 'B'" in the Power Dissipation section.
- (7) Junction to ambient thermal resistance for the MSO8 package with minimal trace widths (0.010 inches) from the pins to the circuit and approximately 0.0465 sq. in. of copper heat sinking. See "Scenario 'C'" in the Power Dissipation section.
- (8) Junction to ambient thermal resistance for the MSO8 package with minimal trace widths (0.010 inches) from the pins to the circuit and approximately 0.2523 sq. in. of copper heat sinking. See "Scenario 'D'" in the Power Dissipation section.
- (9) Junction to ambient thermal resistance for the MSO8 package with minimal trace widths (0.010 inches) from the pins to the circuit and approximately 0.0098 sq. in. of copper heat sinking on the top layer and 0.0760 sq. in. of copper heat sinking on the bottom layer, with three 0.020 in. vias connecting the planes. See "Scenario 'E'" in the Power Dissipation section.

Copyright © 2001–2013, Texas Instruments Incorporated



# **Typical Performance Characteristics**



Figure 2.



Figure 4.







Figure 5.



Figure 7.

12



# **Typical Performance Characteristics (continued)**



Figure 8.



Figure 10.



 $R_{DS(ON)}$  vs  $V_{IN}$ 250
200  $T_A = 85^{\circ}C$   $T_A = 25^{\circ}C$   $T_A = -40^{\circ}C$ 

0

0

2

V<sub>IN</sub> (V) Figure 9.

6

8 10



Figure 11.



Figure 13.



# Operation

#### **Continuous Conduction Mode**



Figure 14. Simplified Boost Converter Diagram (a) First Cycle of Operation (b) Second Cycle Of Operation

The LM2698 is a current-mode, PWM boost regulator. A boost regulator steps the input voltage up to a higher output voltage. In continuous conduction mode (when the inductor current never reaches zero at steady state), the boost regulator operates in two cycles.

In the first cycle of operation, shown in Figure 14 (a), the transistor is closed and the diode is reverse biased. Energy is collected in the inductor and the load current is supplied by  $C_{\text{OUT}}$ .

The second cycle is shown in Figure 14 (b). During this cycle, the transistor is open and the diode is forward biased. The energy stored in the inductor is transferred to the load and output capacitor.

The ratio of these two cycles determines the output voltage. The output voltage is defined as:

$$V_{OUT} = \frac{V_{IN}}{1-D} \tag{1}$$

where D is the duty cycle of the switch.



#### Inductor





Figure 15. (a) Inductor Current (b) Diode Current

The inductor is one of the two energy storage elements in a boost converter. Figure 15 shows how the inductor current varies during a switching cycle. The current through an inductor is quantified as:

$$V_{L}(t) = L \frac{di_{L}(t)}{dt}$$
 (2)

If  $V_{L(t)}$  is constant, di<sub>L</sub> / dt must be constant, thus the current in the inductor changes at a constant rate. This is the case in DC/DC converters since the voltages at the input and output can be approximated as a constant. The current through the inductor of the LM2698 boost converter is shown in Figure 15(a). The important quantities in determining a proper inductance value are  $I_{L(AVG)}$  (the average inductor current) and  $\Delta i_L$  (the inductor current ripple). If  $\Delta i_L$  is larger than  $I_{L(AVG)}$ , the inductor current will drop to zero for a portion of the cycle and the converter will operate in discontinuous conduction mode. If  $\Delta i_L$  is smaller than  $I_{L(AVG)}$ , the inductor current will stay above zero and the converter will operate in continuous conduction mode (CCM). All the analysis in this datasheet assumes operation in continuous conduction mode. To operate in CCM:

$$I_{L(AVG)} > \Delta i_L$$
 (3)

$$\frac{I_{\text{OUT(AVG)}}}{1-D} > \frac{V_{\text{IN}} \times D}{2 \times f_{\text{S}} \times L}$$
(4)

$$L > \frac{V_{\text{IN}} \times D \times (1-D)}{2 \times f_{\text{S}} \times I_{\text{OUT}(\text{AVG})}}$$
(5)

Choose the minimum  $I_{OUT}$  to determine the minimum L for CCM operation. A common choice is to set  $\Delta i_L$  to 30% of  $I_{L(AVG)}$ .

Copyright © 2001–2013, Texas Instruments Incorporated Submit Documentation Feedback



The inductance value will also affect the stability of the converter. Because the LM2698 utilizes current mode control, the inductor value must be carefully chosen. See the Compensation section for recommended inductance values.

Choosing an appropriate core size for the inductor involves calculating the average and peak currents expected through the inductor. In a boost converter,

$$I_{L(AVG)} = \frac{I_{OUT(AVG)}}{1 - D} \tag{6}$$

and

$$I_{L(Peak)} = I_{L(AVG)} + \Delta i_{L}$$

where

$$\Delta i_L = \frac{DV_{|N}}{2Lf_s} \tag{7}$$

A core size with ratings higher than these values should be chosen. If the core is not properly rated, saturation will dramatically reduce overall efficiency.

#### **Current Limit**

The current limit in the LM2698 is referenced to the peak switch current. The peak currents in the switch of a boost converter will always be higher than the average current supplied to the load. To determine the maximum average output current that the LM2698 can supply, use:

$$I_{OUT(MAX)} = (I_{CL} - \Delta i_L)^* (1 - D) = (I_{CL} - \Delta i_L)^* V_{IN} V_{OUT}$$
(8)

Where  $I_{CL}$  is the switch current limit (see Electrical Charateristics table and Typical Performance Curves). Hence, as  $V_{IN}$  increases, the maximum current that can be supplied to the load increases, as shown in Figure 16.



Figure 16. Maximum Output Current vs Input Voltage

#### Diode

The diode in a boost converter such as the LM2698 acts as a switch to the output. During the first cycle, when the transistor is closed, the diode is reverse biased and current is blocked; the load current is supplied by the output capacitor. In the second cycle, the transistor is open and the diode is forward biased; the load current is supplied by the inductor.

Observation of the boost converter circuit shows that the average current through the diode is the average load current, and the peak current through the diode is the peak current through the inductor. The diode should be rated to handle more than its peak current. To improve efficiency, a low forward drop Schottky diode is recommended.

0 Submit Documentation Feedback

Copyright © 2001–2013, Texas Instruments Incorporated



#### **Input Capacitor**

Due to the presence of an inductor at the input of a boost converter, the input current waveform is continuous and triangular. The inductor ensures that the input capacitor sees fairly low ripple currents. However, as the inductor gets smaller, the input ripple increases. The rms current in the input capacitor is given by:

$$I_{CIN(RMS)} = \Delta i_L / \sqrt{3} = \frac{1}{2\sqrt{3}} \left( \frac{V_{in} V_o - V_{in}^2}{f_s L V_o} \right)$$

$$(9)$$

The input capacitor should be capable of handling the rms current. Although the input capacitor is not so critical in boost applications, a 10  $\mu$ F or higher value, good quality capacitor prevents any impedance interactions with the input supply.

A  $0.1\mu F$  or  $1\mu F$  ceramic bypass capacitor is also recommended on the  $V_{IN}$  pin (pin 6) of the IC. This capacitor must be connected very close to pin 6 to effectively filter high frequency noise. When operating at 1.25 MHz switching frequency, a minimum bypass capacitance of 0.22  $\mu F$  is recommended.

# **Output Capacitor**

The output capacitor in a boost converter provides all the output current when the switch is closed and the inductor is charging. As a result, it sees very large ripple currents. The output capacitor should be capable of handling the maximum RMS current. The RMS current in the output capacitor is:

$$I_{COUT(RMS)} = \sqrt{(1-D)\left[I_{OUT}^2 \frac{D}{(1-D)^2} + \frac{\Delta i_L^2}{3}\right]}$$
(10)

where,

$$\Delta i_{L} = \frac{DV_{IN}}{2Lf_{s}} \tag{11}$$

and

$$D = (V_{OLIT} - V_{IN})/V_{OLIT}$$
 (12)

The ESR and ESL of the output capacitor directly control the output ripple. Use capacitors with low ESR and ESL at the output for high efficiency and low ripple voltage. Surface mount tantalums, surface mount polymer electrolytic, and polymer tantalum, Sanyo OS-CON, or multi-layer ceramic capacitors are recommended at the output.

#### Compensation

This section presents a step-by-step procedure to design the compensation network at pin 1 (V<sub>c</sub>) of the LM2698. These design methods will produce a conservative and stable control loop.

There is a minimum inductance requirement in any current mode converter. This is a function of  $V_{OUT}$ , duty cycle, and switching frequency, among other things. Figure 18 plots the recommended inductance range vs. duty cycle for  $V_{OUT} = 12V$ . The two lines represent the upper and lower bounds of the recommended inductance range. The simplified compensation procedure that follows assumes that the inductance never drops below the Q = 5 line. Figure 18 plots the equation:

$$L = \frac{V_{\text{OUT}} \times R_{\text{DSON}}}{\text{Se}} \left( \frac{1}{\pi Q} + D - 0.5 \right)$$
(13)

where.

 $R_{DSON} = 0.15,$ 

 $Se = 0.072*f_S$ 

and Q = 0.5 and 5

Use Q = 5 to calculate the minimum inductance recommended for a stable design. Choosing an inductor between the Q = 0.5 and Q = 5 values provides a good tradeoff between size and stability. Note that as  $V_{IN}$  drops less than 5V,  $R_{DS(ON)}$  increases, as shown in the Typical Performance Characteristics section ( $R_{DS(ON)}$  vs. $V_{IN}$  curve). The worst case  $R_{DS(ON)}$  should be used when choosing the inductance. To view plots for different Vout, multiply the Y axis by a factor of  $V_{OUT}/12$ , or plot Equation 13 for the respective output voltage.

Copyright © 2001–2013, Texas Instruments Incorporated







Figure 17. Minimum Inductance Requirements for (a)  $f_S = 600kHz$ 

Figure 18. Minimum Inductance Requirements for (b)  $f_S = 1.25MHz$ 

The goal of the compensation network is to provide the best static and dynamic performance while insuring stability over line and load variations. The relationship of stability and performance can be best analyzed by plotting the magnitude and phase of the open loop frequency response in the form of a bode plot. A typical bode plot of the LM2698 open loop frequency response is shown in Figure 19.



Figure 19. Bode plot of the LM2698 Frequency Response using the Typical Application Circuit

Poles are marked with an 'X', and zeros are marked with a 'O'. The bolded 'O' labeled 'f<sub>RHP</sub>' is a right-half plane zero. Right half plane zeros act like normal zeros to the magnitude (+20dB/decade slope influence) and like poles to the phase (-90° shift). Three curves are shown. The powerstage curve is the frequency response of the powerstage, which includes the switch, diode, inductor, output capacitor, and load. The compensator curve is the frequency response of the compensator, which is the error amp combined with the compensation network. T is the product of the powerstage and the compensator and is the complete open loop frequency response. The power stage response is fixed by line and load constraints, while the compensator is set by the external compensation network at pin 1. The compensator can be designed in a few simple steps as follows.



#### **Quick Compensator Design**

Calculate:

$$\omega_{PI(MAX)^{\approx}} \frac{1}{C_{OUT}R_{LOAD(MIN)}}$$
 (rad/s) (14)

where,

$$R_{LOAD(MIN)} = \frac{V_{OUT}}{I_{OUT(MAX)}}$$
(15)

$$\omega_{\text{RHP(MIN)}} = \frac{R_{\text{LOAD(MIN)}} \left(\frac{V_{\text{IN(MIN)}}}{V_{\text{OUT}}}\right)^2 (\text{rad/s})$$
(16)

Set 
$$\omega_{P2} = 2\pi (40) (\text{rad/s}) \approx \frac{1}{C_{C1} R_{OUT}} (\text{rad/s})$$
 (17)

where  $R_{OLIT} = 875k\Omega$ 

Choose  $C_{C1} = 4.7 nF$ 

$$\omega_{z2} = 10 \text{ x } \omega_{P1(max)} \frac{A_{DC}\omega_{P2}}{\omega_{RHP(MIN)}} = \frac{1}{C_{C1}R_C} \text{ (rad/s)}, \tag{18}$$

Choose

$$R_{C} = \frac{\omega_{RHP(MIN)}}{10 \times A_{DC}C_{C1}\omega_{P1(max)}\omega_{P2}} \Omega$$
(19)

Where,

$$A_{DC} = \frac{118 R_{LOAD(MIN)}}{R_{DSON(MIN)}}$$

$$\frac{(1 - D_{MAX})}{\frac{(1 - D_{MAX})^3 R_{LOAD(MIN)}}{2Lf_S} \left(1 + \frac{0.144 * f_S L}{V_{IN} R_{DSON(MIN)}}\right) + 1 + D_{MAX}}{(20)}$$

If the output capacitor is of high ESR  $(0.1\Omega \text{ or higher})$ , it may be necessary to use  $C_{C2}$ . A rule of thumb is that if  $1/(2\pi C_{OUT}ESR)$  (Hz) is lower than  $f_S/2$  (Hz),  $C_{C2}$  should be used. Choose  $C_{C2}$  such that:

$$(R_{c} + R_{OUT})(C_{OUT}ESR) / (R_{c}R_{OUT}) (F)$$

$$(21)$$

where  $R_{OUT}$  = output impedance of the error amp (875 k $\Omega$ ).

#### Improving Transient Response Time

The above compensator design provides a loop gain with high phase margin for a large stability margin. The transient response time of this loop is limited by the lower mid-frequency gain necessary to achieve a high phase margin. If it is desired to increase the transient response time, C<sub>C1</sub> may be decreased. Decreasing C<sub>C1</sub> by 2x, 4x, and 6x will yield increasingly shorter transient response times, however the loop phase margin will become progressively lower as C<sub>C1</sub> is decreased. When optimizing the loop gain for transient response time, it is recommended to keep the phase margin above 40°.

Product Folder Links: LM2698



#### **Additional Comments on the Open Loop Frequency Response**

The procedure used here to pick the compensation network will provide a good starting point. In most cases, these values will be sufficient for a stable design. It is always recommended to check the design in a real test setup. This is easy to do with the aid of a dynamic load. Set the high and low load values to your system requirements and switch between the two at about 1kHz. View the output voltage with an oscilloscope using AC coupling, and zoom in enough to see the waveform react to the load change. Use the following table to determine if your design is stable. Remember to use worst case conditions  $(V_{IN(MIN)}, R_{OUT(MIN)}, R_{OUT(MIN)})$ .

| Response                        | Conclusion          | What to Change              |
|---------------------------------|---------------------|-----------------------------|
| Underdamped, weak attenuation   | Nearing instability | Make C <sub>C1</sub> larger |
| Underdamped, strong attenuation | Stable              | Nothing                     |
| Critically damped               | Stable              | Nothing                     |
| Overdamped                      | Stable              | Nothing                     |

#### **APPLICATION INFORMATION**



Figure 20. 3.3V to 10V Boost Converter

# 1.25MHz Boost Converter

Figure 20 shows the LM2698 boosting 3.3V to 10V at 300mA. As discussed in the Compensation section, the  $R_{DS(ON)}$  of the internal FET in the LM2698 raises as the input voltage drops below 5V (see Typical Performance Characteristics). The minimum input voltage for this application is 2.5V, at which point the  $R_{DS(ON)}$  is approximately 200mΩ. Substituting these values in for Equation 13, it is found that either a 10 μH (1.25MHz operation) or a 22 μH (600kHz operation) is necessary for a stable design. The circuit is operated at 1.25MHz to allow for a smaller inductance. From the Compensator Design equations,  $R_C$  is calculated to be 18.6kΩ, and a 20kΩ resistor is used.





Figure 21. 3.3V SEPIC Converter

#### 3.3V SEPIC

The LM2698 can be used to implement a SEPIC technology. The advantages of the SEPIC topology are that it can step up or step down an input voltage, and it has low input current ripple.

The conversion ratio for the SEPIC is:

$$\frac{V_{OUT}}{V_{IN}} = \frac{D}{D'}$$
 (22)

where

$$D' = 1 - D$$
 (23)

Solving for D yields:

$$D = \frac{1}{1 + V_{IN} / V_{OUT}} \tag{24}$$

To avoid subharmonic oscillations, it is recommended that inductors L1 and L2 be the same inductance. Currents conducted by the inductors are:

 $I_1 = I_{OUT}(V_{OUT}/V_{IN})$ 

 $\Delta i_1 = V_{IN}D/(2*L1*fs)$ 

 $I_2 = I_{OUT}$ 

 $\Delta i_1 = V_{IN}D/(2*L2*fs)$ 

The switch sees a maximum current of  $I_1 + I_2 + \Delta i_1 + \Delta i_2$ . If L1 = L2 = L, the maximum switch current is given by:  $I_{OUT}(1 + V_{OUT}/V_{IN}) + V_{IN}D/(L^*fs)$ (25)

The maximum load current is limited by this relationship to the switch current.

The polarity of  $C_{SEPIC}$  will change between each cycle, so a ceramic capacitor should be used here. A high quality, low ESR capacitor will directly improve efficiency because all the load current passes through  $C_{SEPIC}$ .

Copyright © 2001–2013, Texas Instruments Incorporated



 $C_{IN}$  should be chosen using the same relationship as in the boost converter (see the  $C_{IN}$  section).  $C_{IN}$  must be able to provide the necessary RMS current.



Figure 22. Level-Shifted SEPIC Converter

#### Level-Shifted SEPIC

The circuit shown in Figure 22 is similar to the SEPIC shown in Figure 21, except that it is level shifted to provide a negative output voltage. This is achieved by connecting the ground of the LM2698 to the output. The circuit analysis for the level-shifted SEPIC is the same as the SEPIC. The voltage at the input of the LM2698 will need to be clamped if the absolute value of the output voltage plus the input voltage exceeds 12V, the absolute maximum rating for the  $V_{IN}$  pin. The simplest way to do this is with a zener diode, as shown in Figure 22. Likewise, if the FSLCT pin is pulled high to operate at 1.25 MHz, its voltage must not exceed 12V. To prevent any high frequency noise from entering the LM2698's internal circuitry, a high frequency bypass capacitor must be placed as close to pin 6 as possible. A good choice for this capacitor is a  $0.1\mu$ F ceramic capacitor.

# **Layout Consideration**

The GND pin and the NC pin is recommended to be connected by a short trace as shown below.

## **Power Dissipation**

The output power of the LM2698 is limited by its maximum power dissipation. The maximum power dissipation is determined by the formula

$$P_{D} = (T_{imax} - T_{A})/\theta_{JA} \tag{26}$$

where  $T_{jmax}$  is the maximum specified junction temperature (125°C),  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the thermal resistance of the package.  $\theta_{JA}$  is dependant on the layout of the board as shown below.





Figure 23.



0.2306 0.0830 Oja = 225°C/W SCENARIO 'B'

SCENARIO 'B' (0.0191 sq. in. Copper)

# Figure 24.



Figure 26.

Figure 25.



Copyright © 2001–2013, Texas Instruments Incorporated

# SNVS153E -MAY 2001-REVISED APRIL 2013



# **REVISION HISTORY**

| Changes from Revision D (April 2013) to Revision E |                                                    |  |    |  |  |  |
|----------------------------------------------------|----------------------------------------------------|--|----|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 17 |  |  |  |



# PACKAGE OPTION ADDENDUM

29-Aug-2015

#### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LM2698MM-ADJ/NOPB  | ACTIVE | VSSOP        | DGK     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | S22B           | Samples |
| LM2698MMX-ADJ/NOPB | ACTIVE | VSSOP        | DGK     | 8    |         | TBD                        | Call TI          | Call TI            | -40 to 125   | S22B           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

29-Aug-2015

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 2-Sep-2015

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            |       | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM2698MM-ADJ/NOPB | VSSOP | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 2-Sep-2015



#### \*All dimensions are nominal

|   | Device            | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|-------------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| ı | LM2698MM-ADJ/NOPB | VSSOP               | DGK | 8    | 1000 | 210.0       | 185.0      | 35.0        |  |

# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Products Applications**

logic.ti.com

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security

Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Microcontrollers www.ti.com/video microcontroller.ti.com Video and Imaging

www.ti-rfid.com

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity