

August 1999 Revised September 2000

#### 74ACT652

## Transceiver/Register

#### **General Description**

The ACT652 consists of bus transceiver circuits with D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from internal registers. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes to the HIGH logic level. Output Enable pins (OEAB, OEBA) are provided to control the transceiver function.

#### **Features**

- Independent registers for A and B buses
- Multiplexed real-time and stored data
- Outputs source/sink 24 mA
- TTL-compatible inputs

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| 74ACT652SC   | M24B           | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide   |
| 74ACT652MTC  | MTC24          | 24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |
| 74ACT652SPC  | N24C           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

#### **Logic Symbols**



#### **Connection Diagram**



#### **Pin Descriptions**

| Pin Names                                                       | Description                    |  |  |  |  |  |
|-----------------------------------------------------------------|--------------------------------|--|--|--|--|--|
| A <sub>0</sub> -A <sub>7</sub> , B <sub>0</sub> -B <sub>7</sub> | A and B Inputs/3-STATE Outputs |  |  |  |  |  |
| СРАВ, СРВА                                                      | Clock Inputs                   |  |  |  |  |  |
| SAB, SBA                                                        | Select Inputs                  |  |  |  |  |  |
| OEAB, OEBA                                                      | Output Enable Inputs           |  |  |  |  |  |

FACT™ is a trademark of Fairchild Semiconductor Corporation.

## **Function Table**

|      |      | Inp    | uts    |     |     | Inputs/Outp                        | outs (Note 1)                      | Operating Mode             |
|------|------|--------|--------|-----|-----|------------------------------------|------------------------------------|----------------------------|
| OEAB | OEBA | СРАВ   | СРВА   | SAB | SBA | A <sub>0</sub> thru A <sub>7</sub> | B <sub>0</sub> thru B <sub>7</sub> |                            |
| L    | Н    | H or L | H or L | Х   | Х   | Input                              | Input                              | Isolation                  |
| L    | Н    | ~      | \      | Х   | Х   |                                    |                                    | Store A and B Data         |
| Х    | Н    | ~      | H or L | Х   | Х   | Input                              | Not Specified                      | Store A, Hold B            |
| Н    | Н    | ~      | ~      | Χ   | Х   | Input                              | Output                             | Store A in Both Registers  |
| L    | Х    | H or L | ~      | Х   | Х   | Not Specified                      | Input                              | Hold A, Store B            |
| L    | L    | ~      | ~      | Χ   | Х   | Output                             | Input                              | Store B in Both Registers  |
| L    | L    | Х      | Х      | Х   | L   | Output                             | Input                              | Real-Time B Data to A Bus  |
| L    | L    | Х      | H or L | Х   | Н   |                                    |                                    | Store B Data to A Bus      |
| Н    | Н    | Х      | Х      | L   | Х   | Input                              | Output                             | Real-Time A Data to B Bus  |
| Н    | Н    | H or L | Х      | Н   | Х   | 1                                  |                                    | Stored A Data to B Bus     |
| Н    | L    | H or L | H or L | Н   | Н   | Output                             | Output                             | Stored A Data to B Bus and |
|      |      |        |        |     |     |                                    |                                    | Stored B Data to A Bus     |

H = HIGH Voltage Level

Note 1: The data output functions may be enabled or disabled by various signals at OEAB or OEBA inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every LOW-to-HIGH transition on the clock inputs.

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

L = LOW Voltage Level

X = Immaterial

= LOW-to-HIGH Clock Transition

#### **Functional Description**

In the transceiver mode, data present at the HIGH impedance port may be stored in either the A or B register or both.

The select (SAB, SBA) controls can multiplex stored and real-time.

The examples in Figure 1 demonstrate the four fundamental bus-management functions that can be performed with the Octal bus transceivers and receivers.

Data on the A or B data bus, or both can be stored in the internal D-type flip-flop by LOW to HIGH transitions at the appropriate Clock Inputs (CPAB, CPBA) regardless of the Select or Output Enable Inputs. When SAB and SBA are in the real time transfer mode, it is also possible to store data without using the internal D-type flip-flops by simultaneously enabling OEAB and OEBA. In this configuration each Output reinforces its Input. Thus when all other data sources to the two sets of bus lines are in a HIGH impedance state, each set of bus lines will remain at its last state.

Note A: Real-Time Note B: Real-Time Transfer Bus B to Bus A Transfer Bus A to Bus B CPAB **CPBA** SAB SBA OEAB OEBA CPAB СРВА SAB SBA Χ Χ Χ Н Χ Χ L Χ L L L Н Note C: Storage Note D: Transfer Storage Data to A or B **OEBA** CPAB SAB SBA OEAB OEBA CPAB SBA Χ Χ Χ Н Χ H or L H or L Н Н Χ Χ Χ L Χ Χ Χ Н FIGURE 1.

#### Absolute Maximum Ratings(Note 2)

Supply Voltage ( $V_{CC}$ ) -0.5V to +7.0V

DC Input Diode Current (I<sub>IK</sub>)

 $\begin{array}{c} \text{V}_{\text{I}} = -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{I}} = \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \\ \text{DC Input Voltage (V}_{\text{I}}) & -0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V} \end{array}$ 

DC Output Diode Current (I<sub>OK</sub>)

$$\begin{split} \text{V}_{\text{O}} &= -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{O}} &= \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \end{split}$$

DC Output Source

or Sink Current ( $I_O$ )  $\pm$  50 mA

 ${\rm DC}\ {\rm V_{CC}}\ {\rm or}\ {\rm Ground}\ {\rm Current}$ 

per Output Pin ( $I_{CC}$  or  $I_{GND}$ )  $\pm$  50 mA

Storage Temperature (T $_{STG}$ )  $-65^{\circ}C$  to  $+150^{\circ}C$ 

DC Latch-Up Source

or Sink Current  $\pm$  300 mA

Junction Temperature (T<sub>J</sub>)

PDIP 140°C

# Recommended Operating Conditions

Minimum Input Edge Rate ΔV/Δt

V<sub>IN</sub> from 0.8V to 2.0V

V<sub>CC</sub> @ 4.5V, 5.5V 125 mV/ns

Note 2: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT™ circuits outside databook specifications.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                           | $V_{CC}$ $T_A = +25^{\circ}C$ |                       | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions                       |                                    |
|------------------|-------------------------------------|-------------------------------|-----------------------|-----------------------------------------------|-------|----------------------------------|------------------------------------|
| Syllibol         |                                     | (V)                           | Typ Guaranteed Limits |                                               | Units | Conditions                       |                                    |
| V <sub>IH</sub>  | Minimum HIGH Level                  | 4.5                           | 1.5                   | 2.0                                           | 2.0   | V                                | V <sub>OUT</sub> = 0.1V            |
|                  | Input Voltage                       | 5.5                           | 1.5                   | 2.0                                           | 2.0   | V                                | or V <sub>CC</sub> – 0.1V          |
| V <sub>IL</sub>  | Maximum LOW Level                   | 4.5                           | 1.5                   | 0.8                                           | 0.8   | V                                | V <sub>OUT</sub> = 0.1V            |
|                  | Input Voltage                       | 5.5                           | 1.5                   | 0.8                                           | 0.8   | V                                | or V <sub>CC</sub> – 0.1V          |
| V <sub>OH</sub>  | Minimum HIGH Level                  | 4.5                           | 4.49                  | 4.4                                           | 4.4   | V                                | I <sub>OUT</sub> = -50 μA          |
|                  | Output Voltage                      | 5.5                           | 5.49                  | 5.4                                           | 5.4   | V                                | 1 <sub>OU7</sub> = -50 μΑ          |
|                  |                                     |                               |                       |                                               |       |                                  | $V_{IN} = V_{IL}$ or $V_{IH}$      |
|                  |                                     | 4.5                           |                       | 3.86                                          | 3.76  | V                                | $I_{OH} = -24 \text{ mA}$          |
|                  |                                     | 5.5                           |                       | 4.86                                          | 4.76  |                                  | $I_{OH} = -24 \text{ mA (Note 3)}$ |
| V <sub>OL</sub>  | Maximum LOW Level                   | 4.5                           | 0.001                 | 0.1                                           | 0.1   | V                                | I 50 ·· A                          |
|                  | Output Voltage                      | 5.5                           | 0.001                 | 0.1                                           | 0.1   | V                                | $I_{OUT} = 50 \mu A$               |
|                  |                                     |                               |                       |                                               |       |                                  | $V_{IN} = V_{IL}$ or $V_{IH}$      |
|                  |                                     | 4.5                           |                       | 0.36                                          | 0.44  | V                                | $I_{OL} = 24 \text{ mA}$           |
|                  |                                     | 5.5                           |                       | 0.36                                          | 0.44  |                                  | I <sub>OL</sub> = 24 mA (Note 3)   |
| I <sub>IN</sub>  | Maximum Input                       | 5.5                           |                       | ± 0.1                                         | ± 1.0 | μА                               | $V_1 = V_{CC}$ , GND               |
|                  | Leakage Current                     | 5.5                           |                       | ± 0.1                                         | ± 1.0 |                                  | VI = VCC, GIVD                     |
| I <sub>OZT</sub> | Maximum I/O                         | 5.5                           |                       | ± 0.6                                         | ± 6.0 | μА                               | $V_I = V_{IL}, V_{IH}$             |
|                  | Leakage Current                     | 5.5                           |                       |                                               | ± 0.0 |                                  | $V_O = V_{CC}$ , GND               |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input      | 5.5                           | 0.6                   |                                               | 1.5   | mA                               | $V_{I} = V_{CC} - 2.1V$            |
| I <sub>OLD</sub> | Minimum Dynamic                     | 5.5                           |                       |                                               | 75    | mA                               | V <sub>OLD</sub> = 1.65V Max       |
| I <sub>OHD</sub> | Output Current (Note 4)             | 5.5                           |                       |                                               | -75   | mA                               | V <sub>OHD</sub> = 3.85V Min       |
| I <sub>CC</sub>  | Maximum Quiescent<br>Supply Current | 5.5                           |                       | 8.0                                           | 80.0  | $\mu A$ $V_{IN} = V_{CC}$ or GND |                                    |

Note 3: All outputs loaded; thresholds on input associated with output under test.

Note 4: Maximum test duration 2.0 ms, one output loaded at a time.

# **AC Electrical Characteristics**

|                    | Parameter            | V <sub>CC</sub> | $T_A = +25^{\circ}C$ $C_L = 50 \text{ pF}$ |     |      | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF}$ |      | Units |
|--------------------|----------------------|-----------------|--------------------------------------------|-----|------|---------------------------------------------------------------------------|------|-------|
| Symbol             |                      | (V)             |                                            |     |      |                                                                           |      |       |
|                    |                      | (Note 5)        | Min                                        | Тур | Max  | Min                                                                       | Max  |       |
| f <sub>MAX</sub>   | Max. Clock Frequency | 5.0             |                                            |     |      |                                                                           |      | MHz   |
| t <sub>PLH</sub>   | Propagation Delay    | 5.0             | 2.0                                        | 7.0 | 9.5  | 2.0                                                                       | 10.0 | ns    |
| t <sub>PHL</sub>   | Clock to Bus         | 3.0             | 2.0                                        | 7.0 | 9.5  | 2.0                                                                       | 10.0 | 115   |
| t <sub>PLH</sub>   | Propagation Delay    | 5.0             | 2.0                                        | 6.5 | 9.0  | 2.0                                                                       | 9.5  | ns    |
| t <sub>PHL</sub>   | Bus to Bus           | 5.0             | 2.0                                        | 0.5 | 5.0  | 2.0                                                                       | 9.5  | 115   |
| t <sub>PLH</sub>   | Propagation Delay    | 5.0             | 2.5                                        | 6.5 | 10.0 | 2.5                                                                       | 10.5 | ns    |
| $t_{PHL}$          | SBA or SAB to A or B | 5.0             |                                            |     |      |                                                                           |      |       |
| t <sub>PZH</sub>   | Enable Time          | 5.0             | 2.0                                        | 7.0 | 10.5 | 2.0                                                                       | 11.0 |       |
| $t_{PZL}$          | OEBA to A (Note 5)   | 3.0             | 2.0                                        | 7.0 | 10.5 | 2.0                                                                       | 11.0 |       |
| t <sub>PHZ</sub>   | Disable Time         | 5.0             | 1.0                                        | 5.0 | 8.0  | 1.0                                                                       | 8.5  | ns    |
| $t_{PLZ}$          | OEBA to A (Note 5)   | 5.0             | 1.0                                        | 5.0 | 0.0  | 1.0                                                                       | 0.5  | 113   |
| t <sub>PZH</sub>   | Enable Time          | 5.0             | 2.0                                        | 7.0 | 10.5 | 2.0                                                                       | 11.0 |       |
| $t_{PZL}$          | OEAB to B            | 5.0             | 2.0                                        | 7.0 | 10.5 | 2.0                                                                       | 11.0 |       |
| t <sub>PHZ</sub>   | Disable Time         | 5.0             | 1.0                                        | 5.0 | 8.0  | 1.0                                                                       | 8.5  | ns    |
| $t_{PLZ}$          | OEAB to B            | 5.0             | 1.0                                        | 5.0 | 0.0  | 1.0                                                                       | 0.5  | 113   |
| t <sub>s</sub> (H) | Setup Time, HIGH or  | 5.0             | 3.0                                        |     |      | 3.0                                                                       |      | ns    |
| $t_s(L)$           | LOW, Bus to Clock    | 5.0             | 5.0                                        |     |      | 3.0                                                                       |      | 113   |
| t <sub>h</sub> (H) | Hold Time, HIGH or   | 5.0             | 1.5                                        |     |      | 1.5                                                                       |      | ns    |
| t <sub>h</sub> (L) | LOW, Bus to Clock    | 3.0             | 1.5                                        |     |      | 1.5                                                                       |      | 115   |
| t <sub>w</sub> (H) | Clock Pulse Width    | 5.0             | 4.0                                        |     |      | 4.0                                                                       |      | ns    |
| $t_w(L)$           | HIGH or LOW          | 5.0             | 4.0                                        |     |      |                                                                           |      |       |

Note 5: Voltage Range 5.0 is 5.0V ± 0.5V.

## Capacitance

| Symbol          | Parameter                     | Тур | Units | Conditions             |
|-----------------|-------------------------------|-----|-------|------------------------|
| C <sub>IN</sub> | Input Capacitance             | 4.5 | pF    | V <sub>CC</sub> = 5.0V |
| C <sub>PD</sub> | Power Dissipation Capacitance | 54  | pF    | $V_{CC} = 5.0V$        |





#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N24C

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com