

The PE42920 is a dual differential single pole double

low loss device enabling the switching of two

The PE42920 is manufactured on Peregrine's

integration of conventional CMOS.

throw (DDSPDT) RF switch developed on Peregrine's

UltraCMOS<sup>®</sup> process technology. It is a broadband and

independent differential signals. This device consumes

less power than active differential switches and offers 2 kV HBM ESD protection. It has high isolation between same channel inputs as well as opposite active channels.

It has been designed for low phase mismatch between

UltraCMOS process, a patented variation of silicon-on-

offering the performance of GaAs with the economy a

insulator (SOI) technology on a sapphire substrate,

**Product Description** 

matched paths.

# **Product Specification**

# PE42920

UltraCMOS<sup>®</sup> Passive DDSPDT High-Isolation RF Switch 10 kHz–6 GHz

#### Features

- Dual differential single pole double throw switch
- Broadband: 10 kHz to 6 GHz
- Low frequency insertion loss: 0.7 dB
  typical
- High isolation between same channels
  at 6 GHz. 26 dB typical
- High isolation between opposite active channels at 6 GHz: 30 dB typical

Low phase mismatch between matched paths at 6 GHz: 15 degrees typical High ESD performance: 2 kV HBM

#### Figure 2. Package Type 16-lead 3 × 3 mm QFN



Note: Differential pairs B1/B2 and Y1/Y2 must be switched simultaneously to pairs C1/C2 and Z1/Z2. See *Table* 5, Truth Table.



# Table 1. Typical Specifications V<sub>DD</sub> = 3.3V, Temp = +25 °C (Z<sub>S</sub> = Z<sub>L</sub> = 100 $\Omega$ differential) Min/Max Specifications V<sub>DD</sub> = 3.3V ±10%, -40 °C $\leq$ Temp $\leq$ +85 °C, (Z<sub>S</sub> = Z<sub>L</sub> = 100 $\Omega$ differential)

| Electrical Parameter                                     | Condition/Notes                                                                                                                                         |                                                                                                                                      |                        | Min                | Тур                | Мах   | Unit           |
|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------|--------------------|-------|----------------|
|                                                          | Frequency range                                                                                                                                         |                                                                                                                                      |                        | 10 kHz             |                    | 6 GHz | As shown       |
| Operating frequency                                      | Differential 3 dB bandwidth                                                                                                                             |                                                                                                                                      |                        | 5.6                | 6                  |       | GHz            |
| Insertion loss at 10 kHz                                 | V <sub>CM</sub> = 1.1V                                                                                                                                  | V <sub>CM</sub> = 1.1V                                                                                                               |                        |                    | 0.7                | 1.25  | dB             |
| Insertion loss at 1 GHz                                  | V <sub>CM</sub> = 1.1V                                                                                                                                  |                                                                                                                                      |                        |                    | 1.0                | 1.4   | dB             |
| Isolation between same<br>channel inputs at 6 GHz        | A to C when B is ON. A to B when C is ON<br>X to Z when Y ON. X to Y when Z is ON                                                                       |                                                                                                                                      |                        | 24                 | 26                 |       | dB             |
| Isolation between opposite<br>(active) channels at 6 GHz | Channels A $\leftrightarrow$ X. V <sub>CM</sub> = 1.1V                                                                                                  |                                                                                                                                      |                        | 25                 | 30                 |       | dB             |
| Input 1dB compression* (P <sub>1dB</sub> )               | VCM = 1.1V, differential                                                                                                                                |                                                                                                                                      |                        | 10                 | 13                 |       | dBm            |
| Return loss<br>common ports A and X                      | Differential                                                                                                                                            | 50–1250 MHz<br>1250–2500 MHz<br>2500–4000 MHz                                                                                        |                        | 12.5<br>8<br>5.5   | 14<br>9<br>8       |       | dB<br>dB<br>dB |
|                                                          | Single ended                                                                                                                                            | 50–1250 MHz<br>1250–2500 MHz<br>2500–4000 MHz                                                                                        |                        | 14.5<br>12<br>10.5 | 17.5<br>14<br>13   |       | dB<br>dB       |
| Return loss<br>active ports B, C, Y, Z                   | Differential                                                                                                                                            | 50–1250 MHz<br>1250–2500 MHz<br>2500–4000 MHz                                                                                        |                        | 12.5<br>8.5<br>8   | 15.5<br>9.5<br>9.5 |       | dB<br>dB<br>dB |
|                                                          | Single ended                                                                                                                                            | 50–1250 MHz<br>250–2500 MHz<br>250–4000 MHz                                                                                          |                        | 16<br>13<br>10.5   | 18.5<br>16<br>14.5 |       | dB<br>dB<br>dB |
| Switching time                                           | 50% control to 10/90% RF                                                                                                                                |                                                                                                                                      |                        |                    | 270                | 450   | ns             |
| Phase mismatch on matched paths at 6 GHz                 | $V_{SEL} = 1 \text{ matched paths} \\ (A1 \leftrightarrow B1 \& A2 \leftrightarrow B2) \\ (X1 \leftrightarrow Y1 \& X2 \leftrightarrow Y2) \end{cases}$ | $V_{SLL} = 0 \text{ matched paths} (A1 \leftrightarrow C1 \& A2 \leftrightarrow C2) X1 \leftrightarrow Z1 \& X2 \leftrightarrow Z2)$ | V <sub>CM</sub> = 1.1V |                    | 15                 | 30    | degrees        |
| Phase mismatch on<br>un-matched paths at 6 GHz           | Unmatched: average of A1,A                                                                                                                              | 2 delay to average of X1,X2                                                                                                          | V <sub>CM</sub> = 1.1V |                    | 22                 | 50    | degrees        |
| Phase delta stability                                    | Across voltage and temperature                                                                                                                          |                                                                                                                                      |                        |                    |                    | 2     | degrees        |
| Common mode voltage                                      | Common port self plased $V_{CM}$ ( $V_{cm} \approx V_{DD}/3$ )                                                                                          |                                                                                                                                      |                        |                    | 1.1                |       | V              |
| Common mode impedance                                    | Common port bias<br>resistances                                                                                                                         | $Z_{CM}$ to $V_{DD}$<br>$Z_{CM}$ to GND                                                                                              |                        |                    | 100<br>50          |       | kΩ<br>kΩ       |
| Input IP3                                                | Single ended (see Figure 19)                                                                                                                            |                                                                                                                                      |                        |                    |                    |       | dBm            |

AC coupled - external DC blocking caps



# Figure 3. Pin Configuration (Top View)



#### **Table 2. Pin Descriptions**

| Pin No. | Pin Name | Description                                     |
|---------|----------|-------------------------------------------------|
| 1       | C2       | C-channel [Logic Low] RF Port –                 |
| 2       | C1       | C-channel [Logic Low] RF Port +                 |
| 3       | B2       | B-channel [Logic High] RF Port -                |
| 4       | B1       | B-channel [Logic High] RF Port +                |
| 5       | VDDA     | A-channel Supply                                |
| 6       | A1       | A-channel RF Common Port +                      |
| 7       | A2       | A-channel RF Common Port -                      |
| 8       | GND      | Ground                                          |
| 9       | VSEL     | Simultaneous Logic Select                       |
| 10      | X1       | X-channel RF Common Port +                      |
| 11      | X2       | X-channel RF Common Port –                      |
| 12      | VDDX     | X-channel Supply                                |
| 13      | Y2       | X-channel [Logic High] RF Port –                |
| 14      | Y1       | Y-channel [Logic High] RF Port +                |
| 15      | Z2       | Z-channel [Logic Low] RF Port –                 |
| 16      | Z1       | Z-channel [Logic Low] RF Port +                 |
| Paddle  | GND      | Exposed solder pad: Ground for proper operation |

# Table 3. Operating Ranges<sup>2</sup>

|                                                                                       |                                 | 1   |                 |                                    |
|---------------------------------------------------------------------------------------|---------------------------------|-----|-----------------|------------------------------------|
| Parameter                                                                             | Min                             | Тур | Max             | Unit                               |
| V <sub>DD</sub> <sup>1</sup> Power Supply Voltage                                     | 2.97                            | 3.3 | 3.63            | V                                  |
| IDD Supply Current                                                                    |                                 | 100 | 500             | μA                                 |
| T <sub>OP</sub> Operating Temperature                                                 | -40                             |     | 85              | °C                                 |
| P <sub>DC</sub> DC Power Consumption                                                  |                                 |     | 2               | mW                                 |
| $V_{IH} V_{SEL}$ Control Voltage High                                                 | $0.7 \mathrm{xV}_{\mathrm{DD}}$ |     | $V_{\text{DD}}$ | V                                  |
| VIL VSEL Control Voltage Low                                                          | 0                               |     |                 | V                                  |
| I <sub>IH</sub> /I <sub>IL</sub> I <sub>SEL</sub> Control Currept –<br>Input High/Low |                                 |     | 1               | μA                                 |
| $P_{MAX}$ Max. Input Rower (100 $\Omega$ Differential, Active Port)                   |                                 |     | 10              | dBm                                |
| P <sub>MAX</sub> Max, input Power<br>(50Ω Single Ended Active Port)                   |                                 |     | 7               | dBm                                |
| V <sub>PEAKTOPEAK</sub> Max Input<br>Differential (100Ω)<br>Single Ended (50Ω)        |                                 |     | 2.8<br>1.4      | V <sub>PP</sub><br>V <sub>PP</sub> |

Notes: 1. Operating below min. V<sub>DD</sub> results in degraded performance. 2. Operation should be restricted to the limits in the Operating Ranges

table.

# Ne 4. Absolute Maximum Ratings

| Parameter/Condition                                                              | Min | Max        | Unit                               |
|----------------------------------------------------------------------------------|-----|------------|------------------------------------|
| P <sub>MAX</sub> Max. Input Power<br>(100Ω Differential, Active Port)            |     | 10         | dBm                                |
| P <sub>MAX</sub> Max. Input Power<br>(50Ω Single Ended, Active Port)             |     | 7          | dBm                                |
| V <sub>SEL</sub> Control Voltage                                                 |     | 4          | V                                  |
| Isw DC Current on RF Path                                                        |     | 5          | mA                                 |
| T <sub>ST</sub> Storage Temperature                                              | -65 | +150       | °C                                 |
| V <sub>ESD</sub> HBM ESD Voltage <sup>1</sup>                                    |     | 2000       | V                                  |
| V <sub>ESD</sub> MM ESD Voltage <sup>2</sup>                                     |     | 100        | V                                  |
| V <sub>PEAK-TO-PEAK</sub> Max Input<br>Differential (100Ω)<br>Single Ended (50Ω) |     | 2.8<br>1.4 | V <sub>PP</sub><br>V <sub>PP</sub> |

Notes: 1. HBM ESD Voltage (HBM, MIL\_STD 883, Method 3015.7). 2. MM ESD Voltage (JESD22-A115-A).

Exceeding absolute maximum ratings may cause permanent damage. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability.



## **Electrostatic Discharge (ESD) Precautions**

When handling this UltraCMOS device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the specified rating.

#### Latch-Up Avoidance

Unlike conventional CMOS devices, UltraCMOS devices are immune to latch-up.

#### **Moisture Sensitivity Level**

The Moisture Sensitivity Level rating for the PE42920 in the 16-lead  $3 \times 3$  mm QFN package is MSL1.

#### Table 5. Truth Table: Signal-Path Control Logic

| Path             | Chan | nel A | Chan | nel X |
|------------------|------|-------|------|-------|
| V <sub>SEL</sub> | А→В  | A→C   | X→Y  | X→Z   |
| Low              | OFF  | ON    | OFF  | ON    |
| High             | ON   | OFF   | ON   | OFF   |

A = Differential pair A1/A2 C = Differential pair C1/C2

Y = Differential pair Y1/Y2

= Differential pair B1/B2 = Differential pair X1/X2

terential pair Z1/Z2



# Typical Performance Data @ 3.3V and +25 °C, unless otherwise specified





#### Typical Performance Data @ 3.3V and +25 °C, unless otherwise specified







Typical Performance Data @ 3.3V and +25 °C, unless otherwise specified (cont.)





# Typical Performance Data @ 3.3V and +25 °C, unless otherwise specified (cont.)









#### **Evaluation board**

The DDSPDT switch evaluation kit board was designed to ease customer evaluation of the PE42920 DDSPDT switch.

Calibration structures are available on the bottom side of the PCB. As an alternate connector option, a through transmission line connects connectors J14 and J13. This transmission line can be used to estimate the loss of the PCB over the environmental conditions being evaluated.

J20 provides a means for applying  $V_{DD}$  and controlling the logic of the device. A jumper can be used to set AUX =  $V_{DD}$  or AUX = GND,\* to toggle the logic state.

Proper PCB design is essential for full isolation performance. This evaluation board demonstrates good trace and ground management for minimum coupling and radiation.

DC blocking capacitors (external or on board) are required to prevent interaction with external test equipment. They can be used as external broadband DC blocks or replace  $0\Omega$  resistors on board with the desired capacitance value on operation frequency.

Note: \* Silkscreen Error – AUX and V<sub>SEL</sub> labels are swapped. AUX jumper p on J20 header is equivalent to the V<sub>SEL</sub> control in the block diagram. V<sub>SEL</sub> jumper pin on J20 header is a no connect.







# Figure 25. Evaluation Board Schematic<sup>1,2,3</sup>



I. CAUTION: Contains parts and assemblies susceptible to damage by electrostatic discharge (ESD).
 Silkscreen error: AUX and VSEL labels are swapped on PCB at J20 location.

3. Pin 8 is grounded in PE42920.



# Figure 26. Package Drawing 16-lead 3 × 3 mm QFN





# Figure 28. Tape and Reel Specifications

16-lead 3x3 mm QFN



# **Sales Contact and Information**

#### For sales and contact information please visit www.psemi.com.

Advance Information: The product is in a formative or design stage. The datasheet contains design target specifications for product development. Specifications and features may change in any manner without notice. Preliminary Specification: The datasheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product. <u>Product Specification</u>: The datasheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a CNF (Customer Notification Form).

The information in this datasheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights or licenses to any circuits described in this datasheet are implied or granted to any third party. Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

The Peregrine name, logo, UltraCMOS and UTSi are registered trademarks and HaRP, MultiSwitch and DuNE are trademarks of Peregrine Semiconductor Corp. Peregrine products are protected under one or more of the following U.S. Patents: <a href="http://patents.psemi.com">http://patents.psemi.com</a>.

Document No. DOC-12914-3 | www.psemi.com

©2012-2015 Peregrine Semiconductor Corp. All rights reserved.